AN DROOM LUDBER # AICROCOAPUTERS AICROCOAPUTERS KIM-I USER MANUAL ## KIM-1 ## MICROCOMPUTER MODULE ## USER MANUAL ## **AUGUST 1976** The information in this manual has been reviewed and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. The material in this manual is for informational purposes only and is subject to change without notice. Second Edition © MOS TECHNOLOGY, INC. 1976 "All Rights Reserved" MOS TECHNOLOGY, INC. 950 Rittenhouse Road Norristown, PA 19401 ## TABLE OF CONTENTS | CHAPTER 1 | YOUR KIM-1 MICROCOMPUTER MODULE | 1 | |-----------|----------------------------------------|-----| | CHAPTER 2 | GETTING STARTED | 5 | | | 2.1 Parts Complement | 5 | | | 2.2 A Few Words of Caution! | 6 | | | 2.3 First Steps | 6 | | | 2.4 Let's Try a Simple Problem | 9 | | | 2.5 Adding an Audio Tape Unit | 12 | | | 2.6 Adding a Teleprinter | 17 | | CHAPTER 3 | THE KIM-1 SYSTEM | 21 | | | 3.1 KIM-1 System Description | 21 | | | 3.2 KIM-1 Memory Allocation | 34 | | | 3.3 KIM-1 Operating Programs | 40 | | CHAPTER 4 | OPERATING THE KIM-1 SYSTEM | 43 | | | 4.1 Using the Keyboard and Display | 43 | | | 4.2 Using the Audio Tape Unit | 47 | | | 4.3 Using the Teleprinter | 50 | | CHAPTER 5 | LET'S TRY A REAL APPLICATION | 55 | | | 5.1 Defining the Interface | 5.5 | | | 5.2 Writing the Program | 58 | | | 5.3 Entering the Program | 65 | | | 5.4 Executing the Program | 66 | | | 5 5 Program Dobugaing and Modification | 67 | | CHAPTER 6 | EXPANDING YOUR SYSTEM | 71 | |-----------|---------------------------------|----| | | 6.1 Memory and I/O Expansion | 71 | | | 6.2 Interrupt Vector Management | 75 | | CHAPTER 7 | WARRANTY AND SERVICE | 79 | | | 7.1 In-Warranty Service | 79 | | | 7.2 Out-of-Warranty Service | 80 | | | 7.3 Policy on Changes | 80 | | | 7.4 Shipping Instructions | 80 | ## LIST OF FIGURES | CHAPTER 2 | 2-1 | KIM MODULE | 7 | |-----------|------|-----------------------------------------|----| | | 2-2 | Power Supply Connections | 8 | | | 2-3 | Audio Tape Unit Connections | 13 | | | 2-4 | TTY Connections | 18 | | | | | | | | | | | | CHAPTER 3 | 3-1 | KIM-1 Block Diagram | 24 | | | 3-2 | Detailed Block Diagram | 25 | | | 3-3 | Control and Timing | 26 | | | 3-4 | 1K x 8 RAM Memory | 27 | | | 3-5 | Keyboard and Display | 28 | | | 3-6 | Keyboard Detail | 29 | | | 3-7 | TTY Interface | 30 | | | 3-8 | Audio Tape Interface | 31 | | | 3-9 | Application Connector | 32 | | | 3-10 | Expansion Connector | 33 | | | 3-11 | Memory Block Diagram | 37 | | | 3-12 | Memory Map | 38 | | | 3-13 | Special Memory Addresses | 39 | | | 3-14 | Flow Chart | 41 | | | | | | | CHAPTER 5 | 5-1 | Speaker Application | 57 | | CHAITER 3 | 5-2 | • • • • • • • • • • • • • • • • • • • • | 60 | | | 5-3 | Assembly Language Listing | 62 | | | | Square Wave Output | | | | 5-4 | Machine Language Code Table | 63 | | | 5-5 | Key Sequence: Enter Program | 65 | | | | | | | CHAPTER 6 | 6-1 | 4K Expansion | 73 | | | 6-2 | 65K Expansion | 74 | | | 6-3 | Vector Selection | 78 | ## LIST OF APPENDICES | APPENDIX A | KIM-1 Parts List | A-1 | |------------|------------------------|-------------| | APPENDIX B | KIM-1 Parts Location | B-1 | | APPENDIX C | In Case of Trouble | C-1 | | APPENDIX D | Suggested Power Supply | <b>D</b> -1 | | APPENDIX E | Audio Tape Format | E-1 | | APPENDIX F | Paper Tape Format | F-3 | | APPENDIX G | 6502 Characteristics | G-1 | | APPENDIX H | 6530 Characteristics | H-1 | | APPENDIX I | KIM-1 Program Listings | I-J | #### CHAPTER 1 #### YOUR KIM-1 MICROCOMPUTER MODULE Congratulations and welcome to the exciting new world of microcomputers! As the owner of a KIM-l Microcomputer Module, you now have at your disposal a completely operational, fully tested, and very capable digital computer which incorporates the latest in microprocessor technology offered by MOS Technology, Inc. By selecting the KIM-l module, you have eliminated all of the problems of constructing and debugging a microcomputer system. Your time is now available for learning the operation of the system and beginning immediately to apply it to your specific areas of interest. In fact, if you will follow a few simple procedures outlined in this manual, you should be able to achieve initial operation of your KIM-l module within a few minutes after unpacking the shipping container. Your KIM-1 module has been designed to provide you with a choice of operating features. You may choose to operate the system using only the keyboard and display included as part of the module. Next, you may add a low cost audio cassette tape recorder to allow storage and retrieval of your programs. Also, you may add a serial interfaced teleprinter to the system to provide keyboard commands, hard-copy printing, and paper tape read or punch capability. At the heart of your KIM-1 system is an MCS 6502 Microprocessor Array operating in conjunction with two MCS 6530 arrays. Each MCS 6530 provides a total of 1024 bytes of Read-only Memory (ROM), 64 bytes of Random Access Memory (RAM), 15 Input/Output pins, and an Interval Timer. Stored permanently in the ROM's of the MCS 6530 arrays are the monitor and executive programs devised by MOS Technology, Inc. to control the various operating modes of the KIM-1 system. The KIM-1 system is intended to provide you with a capable microcomputer for use in your "real-world" application. Accordingly, the system includes a full 1024 bytes of RAM to provide data and program storage for your application program. In addition, you are provided with 15 bidirectional input/output pins to allow interface control of your specific application. Finally, one of the interval timers included in the system is available for generation of time base signals required by your application. Your KIM-1 system comes to you complete with all components mounted and tested as a system. You need not worry about timing signals (we've included a lMHz crystal oscillator on the module), interface logic or levels between system components, or interface circuitry to peripheral devices. In fact, you need only apply the indicated power supply voltages to the designated pins to achieve full operation of your KIM-1 system. We recommend that you read all of this manual before applying power to or attempting to operate your KIM-1 module. In the order presented, you will find: - Chapter 2 "hints and kinks" to help you achieve initial system operation - Chapter 3 a more detailed description of the KIM-1 system hardware and software - Chapter 4 operating procedures for all system modes - Chapter 5 an example of a typical application program using all of the features of the KIM-1 system. At some future time, you may find it desirable to expand the KIM-1 system to incorporate more memory, different types of memory, or additional input/output capability. Again, we have tried to make system expansion as simple as possible with all required interface signals brought out to a special connector on the module. Watch for: Chapter 6 - a guide to system expansion for increasing both memory and input/output capability Despite our best efforts to provide you with a fully operable and reliable system, you might encounter some difficulties with your KIM-1 module. If so, refer to: Chapter 7 - some guidance on warranty and service procedures for your KIM-1 module Following the basic text of this manual, you will find a series of Appendices intended to provide you with detailed information on certain specialized subjects of interest to you in understanding the operation of the KIM-1 system. Lastly, since this manual cannot presume to provide all of the technical information on the hardware or programming aspects of the MCS 6502 microprocessor array, we are including with your KIM-1 system two additional manuals for your reference. The Hardware Manual defines the various elements of the system, their electrical and interface characteristics, and the basic system architecture and timing. The Programming Manual provides the detailed information required to write effective programs using the MCS 6502 instruction program set. So much for introductory comments! Now lets get started and see if we can get your KIM-1 Microcomputer Module doing some real work for you. ### CHAPTER 2 #### GETTING STARTED This chapter is intended to guide you through the first important steps in achieving initial operation of your KIM-1 Microcomputer Module. We will ask you to perform certain operations without explanation at this time as to why they are being done. In later sections of this manual, full explanations will be offered for every operating procedure. #### 2.1 PARTS COMPLEMENT After unpacking the shipping container for your KIM-1, you should have located the following items: - 3 Books KIM-1 Users Manual Hardware Manual Programming Manual - 1 Programming Card - 1 System Schematic - 1 KIM-1 Module - 1 Connector (Already mounted on the Module) - 1 Hardware Packet - 1 Warranty Card You may wish to save the shipping container and packing material should you need to return your KIM-1 module to us at some future date. #### **WARNING** Your KIM-1 module includes a number of MOS integrated circuits. All such circuits include protective devices to prevent damage resulting from inadvertant application of high voltage potentials to the pins of the device. However, normal precautions should be taken to prevent the application of high voltage static discharges to the pins of an MOS device. Immediately before removal of the packing material from your KIM-1 module, you should develop the following precautionary habits: - Discharge any static charge build up on your body by touching a ground connection <u>before</u> touching any part of your KIM-1 module. (This precaution is especially important if you are working in a carpeted area) - Be certain that soldering irons or test equipment used on the KIM-1 module are properly grounded and not the source of dangerously high voltage levels. On a different subject, after unpacking your KIM-1 module, you will note the presence of a potentiometer. This adjustment has been set at the factory to insure correct operation of the audio cassette interface circuits. It should <a href="mailto:newer">newer</a> be necessary for you to change the position of this potentiometer. ### 2.3 FIRST STEPS After unpacking the KIM-1 module, locate the small hardware packet and install the rubber pads provided. The rubber pads are located at the bottom of the module (see attached sketch) and act both to lift the card off your work surface and to provide mechanical support for the module while you depress keys. Place the module such that the keyboard is to your lower right and observe that two connector locations extend from the module to your left. The connector area on the lower left is referred to as the Application connector (A). You will note that a 44 pin board edge connector is already installed at this location. The connector area to the upper left is for use by you for future system expansion and is referred to as the Expansion connector (E). KIM-1 Module FIGURE 2.1 Power Supply Connections FIGURE 2.2 Reinstall the (A) connector making certain that the orientation is correct. - Note 1: The $\pm 12$ volt power supply is required only if you will be using an audio cassette recorder in your system. - Note 2: The jumper from pin A-K to Vss (Pin A-1) is essential for system operation. If you expand your system later, this jumper will be removed and we'll tell you what to do to pin A-K. - Note 3: If you don't have the proper power supplies already available, you may wish to construct the low cost version shown with schematic and parts list in Appendix D. In any event, your power supply must be regulated to insure correct system operation and must be capable of supplying the required current levels indicated in the sketch. Now, recheck your connections, turn on your power supplies, and depress RS (reset). You should see the LED display digits light as your first check that the system is operational. If not, recheck your hookup or refer to Appendix C (In Case of Trouble). #### 2.4 LETS TRY A SIMPLE PROGRAM Assuming that you have completed successfully all of the steps thus far, a simple program now can be tried to demonstrate the operation of the system and increase your confidence that everything works properly. We'll be using only the keyboard and display on the module for this example. (In the next two sections we'll worry about the teleprinter and the audio cassette). For our first example, we will add two 8 bit binary numbers together and display the result. We presume that you are familiar with the hexadecimal representation of numbers and the general rules for binary arithmetic. First check and be sure that the slide switch in the upper right corner of the keyboard is pushed to the left (SST Mode is OFF). Now proceed with the following key sequence: | Press Keys | See On Display | Step # | |------------|----------------|--------| | AD | xxxx xx | 1 | | 0 0 0 2 | 0002 xx | 2 | | DA | 0002 xx | 3 | | 1 8 | 0002 18 | 4 | | + A 5 | 0003 A5 | 5 | | + 0 0 | 0004 00 | 6 | | + 6 5 | 0005 65 | 7 | | + 0 1 | 0006 01 | 8 | | + 8 5 | 0007 85 | 9 | | + F A | 0008 FA | 10 | | + A 9 | 0009 A9 | 11 | | + 00 | 000A 00 | 12 | | + 8 5 | 000B 85 | 13 | | + F B | OOOC FB | 14 | | + 4 C | 000D 4C | 15 | | + 4 F | 000E 4F | 16 | | + 1 C | 000E 4F | 17 | | | 0001 10 | 1/ | What you have just done is entered a program and stored it in the RAM at locations 0002 through 000F. You should have noticed the purpose of several special keys on your keyboard: You've noticed as well that your display contains 6 digits. The four on the left are used to display the hex code for an address. The two on the right show the hex code for the data stored at the address shown. Therefore, when you pressed AD (step 1) and 0 0 2 (step 2), you defined the address entry mode, selected the address 0002, and displayed the address 0002 in the four left-most display digits. Incidentally, when we show an "x" in the display chart, we mean that we don't know what will be displayed and we "don't care." Next you pressed DA (step 3) followed by 1 8 (step 4). Here, you have defined the data entry mode and entered the value 18 to be stored at your selected address 0002. Of course, the 18 then was displayed in the two right-most digits of your display. You remained in the data entry mode but began to press + followed by a two digit number (steps 5 to 17). Note that each depression of the + key caused the address displayed to increase by one. The hex keys following the + key continued to enter the data field of the display. This procedure is merely a convenience when a number of successive address locations are to be filled. If you made any mistakes in pressing the keys, you should have noticed that correcting an error is simply a matter of reentering the data until the correct numbers show on the display. The program you have entered is a simple loop to add two 8 bit binary numbers together and present the result on the display. For a programmer, the listing of the program entered might appear as follows: | POINTL | | | | = \$FA | | | |--------|----|----|----|----------|-----|--------| | POINTH | | | | = \$FB | | | | START | | | | = \$1C4F | | | | 0000 | | | | VAL1 | | | | 0001 | | | | VAL2 | | | | 0002 | 18 | | | PROG | CLC | | | 0003 | A5 | 00 | | | LDA | VAL1 | | 0005 | 65 | 01 | | | ADC | VAL2 | | 0007 | 85 | FA | | | STA | POINTL | | 0009 | Α9 | 00 | | | LDA | #ØØ | | 000B | 85 | FB | | | STA | POINTH | | 000D | 4C | 4F | 1C | | JMP | START | Stated in simple terms, the program will clear the carry flag (CLC), load VAL1 into the accumulator (LDA VAL1), add with carry VAL2 to the accumulator (ADC VAL2), and store the result in a location POINTL (STA POINTL). A zero value is stored in a location POINTH (LDA #ØØ and STA POINTH) and the program jumps to a point labelled START (JMP START). This pre-stored program will cause the display to be activated and will cause the address field of your display to show the numbers stored in locations POINTH and POINTL. Note that the result of the addition has already been stored in location POINTL. The hex codes appearing next to the address field of the listing are exactly the numbers you entered to store the program. We refer to these as machine language codes. For example, 4C is the hex code for the JMP instruction of the microprocessor. The next two bytes of the program define 1C4F (START) as the jump address. As yet, you are not able to run the program because you have not yet entered the two variables (VAL1 and VAL2). Lets try an actual example: | Press Keys | See On Display | Step # | |------------|----------------|--------| | AD | 000F 1C | 17A | | 0 0 F 1 | 00F1 xx | 17B | | DA O O | 00F1 00 | 18 | | AD | 00F1 00 | 19 | | 0 0 0 0 | 0000 xx | 20 | | DA 0 2 | 0000 02 | 21 | | + 0 3 | 0001 03 | 22 | | + GO | 0002 18 | 23 | Steps 17A, 17B, and 18 insure that the binary arithmetic mode is selected. Steps 19 to 21 store the hex value 02 in location 0000 (VAL1). Step 22 stores the hex value 03 in location 0001 (VAL2). Now we are ready to run the program. In step 23, the GO key causes the program to execute and the result, 05, appears in the right two digits of the address display. Although the problem appears trivial, it illustrates the basic principles of entering and executing any program as well as providing a fairly high assurance level that your KIM-1 module is operating properly. You should try one more example using your stored program. Repeat steps 17A to 23 but substitute the value FF for VAL1 and VAL2 at locations 0000 and 0001. Now when you press the $\frac{GO}{}$ key, your display should read: The answer is correct because: FF = 1111 1111 + <u>FF</u> = <u>1111 1111</u> FE 1111 1110 Try some more examples if you wish and then let's move on to the rest of the system. #### 2.5 ADDING A TAPE RECORDER In the previous section, you entered and executed a program. If you turn off the power supplies to the system, your program is lost since the memory into which you stored your program is volatile. If you require the same program again, you would have to repower the system and reenter the program as in the previous example. The KIM-1 system is designed to work with an audio cassette tape recorder/player to provide you with a medium for permanent storage of your programs or data. The cassette with recorded data may be reread by the system as often as you wish. In this section, you will connect the audio cassette unit to the system and verify its operation. The recording technique used by the KIM-1 system and the interface circuits provided have been selected to insure trouble-free operation with virtually any type and any quality level audio cassette unit. (We have demonstrated correct operation with a tape unit purchased for less than \$20.00 from a local discount outlet). In addition, tapes recorded on one unit may be played back to the system on a different unit if desired. We recommend, of course, that you make use of the best equipment and best quality tapes you have available. In selecting a tape unit for use with your KIM-1 system, you should verify that it comes equipped with the following features: - An earphone jack to provide a source of recorded tape data to the KIM-1 system. - A microphone jack to allow recording of data from the KIM-1 system on the tape. - 3. Standard controls for Play, Record, Rewind, and Stop. Note: You should avoid certain miniaturized tape equipment intended for dictating applications where the microphone and speaker are enclosed within the unit and no connections are provided to external jacks. If such equipment is used, you will have to make internal modifications to reach the desired connection points. To connect your tape unit to the KIM-1 module, turn off the power supplies and remove the connector (A) from the module. Add the wires shown in the sketch: Audio Tape Unit Connections FIGURE 2.3 Keep the leads as short as possible and avoid running the leads near sources of electrical interference. The connections shown are for typical, portable type units. The Audio Data Out (LO) signal has a level of approximately 15 mv. (peak) at pin M. Should you desire to use more expensive and elaborate audio tape equipment, you may prefer to connect the high level (1 volt peak) audio signal available at pin P to the "LINE" input of your equipment. Return the connector (A) to its correct position on the KIM-1 module and turn on the power supplies. To verify the operation of your audio cassette equipment, try the following procedures: - Reenter the sample program following the procedures outlined in the previous section (2.4). Try the sample problem again to be sure the system is working correctly. - Install a cassette in your tape equipment and REWIND to the limit position. - Define the starting and ending address of the program to be stored and assign an identification number (ID) to the program. | Press Keys | See On Display | Step # | |------------|----------------|--------| | AD | xxxx xx | 1 | | 0 0 F 1 | 00Fl xx | 2 | | DA O O | 00F1 00 | 3 | | AD | 00F1 00 | 4 | | 1 7 F 5 | 17F5 xx | 5 | | DA O O | 17F5 00 | 6 | | + 0 0 | 17F6 00 | 7 | | + 1 0 | 17F7 10 | 8 | | + 0 0 | 17F8 00 | 9 | | + 0 1 | 17F9 01 | 10 | | AD | 17F9 01 | 11 | | 1 8 0 0 | 1800 xx | 12 | You will recall that the program we wish to store on tape was loaded into locations 0000 to 000F of the memory. Therefore, we define a starting address for recording as 0000 and store this in locations 17F5 and 17F6 (Steps 4 to 7). We define an ending address for recording as one more than the last step of our program and stored the value 0010 (= 000F + 1) in locations 17F7 and 17F8 (Steps 8,9). Finally we pick an arbitrary ID as 01 and store this value at location 17F9 (Step 10). Note that before we use the audio cassette unit for recording or playing back, we $\underline{\text{must}}$ put 00 in location OOF1 (Steps 1,2 and 3). The starting address of the tape recording program is 1800. In Steps 11 and 12 we set this address value into the system. If we were to press GO, the system would proceed to load data on to the magnetic tape. But first, we'd better start the tape! 4. Select the Record/Play mode of the tape recorder. Wait a few seconds for the tape to start moving and now: Press Go 5. The display will go dark for a short time and then will relight showing: 0000 xx 6. As soon as the display relights, the recording is finished and you should STOP the tape recorder. Now, you should verify that the recording has taken place correctly. This can be proven by reading the tape you have just recorded. Proceed as follows: - 1. Rewind the tape cassette to its starting position. - Turn off the system power supplies and then later, turn them back on. This has the effect of destroying your previously stored program which you already have recorded on tape. 3. Prepare the system for reading the tape as follows: | Press Keys | See On Display | Step # | |------------|----------------|--------| | AS | | | | AD | xxxx xx | 1 | | 0 0 F 1 | 00F1 xx | 2 | | DA O O | 00F1 00 | 3 | | AD | 00F1 00 | 4 | | 1 7 F 9 | 17F9 xx | 5 | | DA | 17F9 xx | 6 | | 0 1 | 17F9 01 | 7 | | AD | 17F9 01 | 8 | | 1 8 7 3 | 1873 xx | 9 | | GO | (Dark) | 10 | The KIM-1 system is now looking for tape input data with the ID label 01. Recall that this is the same ID label we assigned when we recorded the program. - If your tape unit has a volume control, set the control at approximately the half way point. - If your tape unit has a tone control, set the control for maximum treble. - 6. Now, turn on the tape using the PLAY mode. The tape will move forward and the system will accept the recorded data. As soon as the data record (ID=01) has been read, the display should relight showing: 0000 xx You may now stop the tape unit. If the display relights and shows; $\label{eq:ffff} \text{FFFF} \ xx$ this means that the selected record has been located and read but that an error has occurred during the reading of the data. In this case, press the TS key and repeat the read tape procedures from the beginning. If the FFFF still shows on the display, repeat the entire recording and playback procedures checking each step carefully. If the problem persists, refer to Appendix C, (In Case of Trouble). If the tape continues to run and the display does not relight, this means that the system has been unsuccessful in reading any data back from the tape. In this case, repeat the entire recording and playback procedures checking each step carefully. If the problem persists, refer to Appendix C, (In Case of Trouble). 7. Assuming that you have read the tape successfully, you now may verify that the program has been restored to memory by trying a sample problem. (02 + 03 = 05) NOTE: The KIM-1 interface circuits for the audio tape system are designed so that you do not require special test equipment to set up correct operating levels. If you have followed the procedures indicated, the tape system should work without the need of any adjustments by you. #### 2.6 ADDING A TELEPRINTER If you have access to a serial teleprinter, you may add such a unit to the KIM-1 system with very little effort. One of the more commonly available units of this type is the Teletype Model 33ASR which we will use for the purposes of illustration in this section. However, if you have available different equipment, you may use the information presented here as a guide to connecting your specific unit. In any case, we recommend you follow the directions offered by the equipment manufacturer in his instruction manual to effect the desired wiring and connection options. The KIM-1 provides for a 4 wire interface to the TTY. Specifically, the "20 MA loop" configuration should be used and you should check that your TTY has been wired for this configuration. If not, you may easily change from "60 MA loop" to "20 MA loop" configurations following the manufacturers directions. The KIM-1 has been designed to work properly only with a teleprinter operating in full duplex mode. Check the literature supplied with your teleprinter if you are unsure if your unit is properly configured. You are not restricted to units with specific bit rates (10 CPS for TTY) since the KIM-1 system automatically adjusts for a wide variety of data rates (10CPS, 15CPS, 30CPS, etc.). To connect the TTY to the system, proceed as follows: - Turn off system power and remove connector (A) from the module. - 2. Add the wires shown in the sketch to connector (A) and to the appropriate connector on the TTY unit. TTY Connections FIGURE 2.4 - 3. The jumper wire from A-21 to A-V is used to define for the KIM-l system that a teleprinter will be used as the only input/display device for the system. If you expect to use both TTY and the KIM-l keyboard/display, you should install the switch shown instead of the jumper. Now, the switch, when open, will allow use of the keyboard and display on the KIM-l module and, when closed, will select the teleprinter as the input/display device. (Of course, you may use a clip-lead instead of the switch if you desire). - Be sure pins A-21 and A-V are connected. Reinstall connector (A) and return power to the system. Turn-on the TTY. - 5. Press the AS key on the KIM-1 module then press the OUT key on the TTY. This step is most important since the KIM-1 system adjusts automatically to the bit rate of the serial teleprinter and requires this first key depression to establish this rate. If everything is working properly you should immediately observe a message being typed as follows: KTM This is a prompting message telling you that the TTY is on-line and the KIM-1 system is ready to accept commands from the TTY keyboard. Should the prompting message not be typed press the RS key on the KIM-1 keyboard and then the OUT key on the TTY. If the "KIM" message still is not typed, recheck all connections and the TTY itself and try again. If the problem persists, refer to Appendix C, (In Case of Trouble). 6. Assuming that the TTY is operable, you may now try a simple group of operations to verify correct system operation: | Press Keys | See Printed | Step # | |------------------------------|-------------|--------| | | KIM | | | | xxxx xx | 1 | | 0000 | 0002 | 2 | | SPACE | 0002 xx | 3 | | $\bigcirc \bigcirc \bigcirc$ | 18. | 4 | | | 0003 xx | 5 | | $\Theta$ 5 $ullet$ | A5. | 6 | | | 0004 xx | 7 | | (LF) | 0003 A5 | 8 | | RUB | KIM | | | OUT | xxxx xx | 9 | Step 1 shows the "KIM" prompting message. In Step 2, an address (0002) is selected followed by a space key in Step 3. The address cell 0002 together with the data stored at that location (xx) is printed. Step 4 shows the "modify cell" operation using the key and the hex data keys preceding. Step 5 shows the incrementing to the next address cell (0003) after the key. Note that the modification of cell 0002 also occurs. Steps 6 and 7 show the modification of data in cell 0003 and the incrementing to cell 0004. Step 8 shows the action of the key in backing up one cell to 0003 where we can see from the printout that the correct data (A5) has been stored at that location. Step 9 shows the reaction to the key in resetting the system and producing a new "KIM" prompting message. Note, by the way, that in this example you have repeated a portion of the program entry exactly as you did in Section 2.4 but this time using the TTY. So much for now: If all of the operations have occurred properly, you may be certain that your TTY and KIM-1 module are working together correctly. We will describe in detail all of the other operations possible with the TTY in a later section of the manual. If you have reached this point without problems, you now have completed all of the required system tests and may be confident that the KIM-1 module and your peripheral units are all working correctly. Our next task is to learn more about the KIM-1 system and its operating programs. #### CHAPTER 3 #### THE KIM-1 SYSTEM Up to this point you have been engaged in bringing up your KIM-1 system and verifying its correct operation. Now it's time to learn more about the various parts of the KIM-1, how the parts work together as a system, and how the operating programs control the various activities of the system. The diagrams included in this section together with your full sized system schematic will be helpful in understanding the elements of your KIM-1 module. #### 3.1 KIM-1 SYSTEM DESCRIPTION Figure 3-1 shows a complete block diagram of the KIM-1 system. You should note first the presence of the MCS 6502 Microprocessor Array which acts as the central control element for the system. This unit is an 8 bit microprocessor which communicates with other system elements on three separate buses. First, a 16 bit address bus permits the 6502 to address directly up to 65,536 memory locations in the system. Next, an 8 bit, bidirectional data bus carries data from the 6502 array to any memory location or from any memory location back to the 6502 array. Lastly, a control bus carries various timing and control signals between the 6502 array and other system elements. Associated with the 6502 array is a 1 MHz crystal which operates with an oscillator circuit contained on the 6502 array. This crystal controlled oscillator is the basic timing source from which all other system timing signals are derived. In particular, the $\emptyset_2$ signal generated by the 6502 array and used either alone, or gated with other control signals, is used as the system time base by all other system elements. The 6502 microprocessor is structured to work in conjunction with various types of memory. In the KIM-1 system, all memory may be considered to be of the Read-only (ROM) or Read/Write (RAM) variety. The ROM portion of the memory provides permanent storage for the operating progams essential to the control of the KIM-1 system. You will note the inclusion of two devices, labelled 6530-002 and 6530-003. Each of these devices include a 1024 byte (8 bits per byte) ROM with different portions of the operating program stored permanently in each ROM. RAM type memory is available at three locations in the system. Again, each of the 6530 arrays include 64 bytes of RAM primarily used for temporary data storage in support of the operating program. In addition, a separate 1024 byte RAM is included in the KIM-1 system and provides memory storage for user defined application programs and data. Input/output controls for the system also are included within the 6530 arrays. Each 6530 array provides 15 I/O pins with the microprocessor and operating program defining whether each pin is an input pin or output pin, what data is to appear on the output pins, and reading the data appearing on input pins. The I/O pins provided on the 6530-002 are dedicated to interfacing with specific elements of the KIM-1 system including the keyboard, display, TTY interface circuit, and audio tape interface circuit. The 15 I/O pins on the 6530-003 are brought to a connector and are available for the user to control a specific application. Finally, each 6530 array includes an interval timer capable of counting a specific number of system clocks to generate precise timing gates. The exact time interval is preset under program control. The interval timer on the 6530-003 array is available for a user defined application program and is not required by the operating programs. Figure 3-1 shows a major block labelled Control Logic. Included under this category are an address decoder used for generation of chip select signals for the 6530 arrays and the static RAM. Also included is the logic required to debounce the keys for system reset (RS key) and program stop (ST key). Lastly, special logic is included to allow operation of the system in a "single instruction" mode to facilitate program debugging. Figure 3-1 shows the keyboard/display logic interfacing with the I/0 pins of the 6530-002. Also shown are the interface circuits for transmission of data to and reception of data from the TTY and audio tape units. Figure 3-2 shows the detailed interconnections between the MCS 6502 and the two MCS 6530 arrays. Figure 3-3 shows detailed logic and schematics for the control logic. Figure 3-4 shows a detailed schematic of the static RAM. Figure 3-5 and 3-6 show the detailed schematic of the keyboard and display logic and circuits. Figure 3-7 details the schematic of the TTY interface circuits. Figure 3--8 details the schematic of the audio tape cassette interface circuits. Figures 3-9 and 3-10 provide a summary of all signals available on either the Application connector or the Expansion Connector. The fold-out system schematic shows all of the elements of the system connected together and all signals appearing on the module connectors. You may refer to the Hardware Manual included with your KIM-1 module for additional details on the operating characteristics of the 6502 and 6530 arrays as well as detailed information on system timing. KIM-1 Block Diagram FIGURE 3.1 Detailed Block Diagram FIGURE 3.2 CONTROL BUS Control and Timing FIGURE 3.3 Keyboard and Display FIGURE 3.5 | -0 | 2 4 | 6 8<br>5 0 7 6 | 8 10<br>9 0 11<br>0 0 | 12 14<br>0 13 0 1 | 50 | |----|-----|----------------|-----------------------|-------------------|----| | | GO | sī | RS | SST<br>O | N | | | AD | DA | РС | + | | | | U | ۵ | E | F | | | | ω | 0 | Α | В | | | | 4 | 5 | 6 | 7 | | | | 0 | 1 | 2 | 3 | | Keyboard Detail FIGURE 3.6 TTY Interface FIGURE 3.7 Audio Tape Interface FIGURE 3.8 | 22 | KB Col D | |----|----------| | 21 | KB Col A | | 20 | KB Col E | | 19 | KB Col B | | 18 | KB Col F | | 17 | KB Row ∅ | | 16 | PB5 | | 15 | PB7 | | 14 | PAØ | | 13 | PB4 | | 12 | PB3 | | 11 | PB2 | | 10 | PB1 | | 9 | РВ∅ | | 8 | PA7 | | 7 | PA6 | | 6 | PA5 | | 5 | PA4 | | 4 | PAL | | 3 | PA2 | | 2 | PA3 | | 1 | VSS GND | | Z | KB Row 1 | |---|------------------| | Y | KB Col C | | x | KB Row 2 | | W | KB Col G | | v | KB Row 3 | | บ | TTY PTR | | Т | TTY KYBD | | s | TTY PTR RTRN(+) | | R | TTY KYBD RTRN(+) | | P | AUDIO OUT HI | | N | +12v | | М | AUDIO OUT LO | | L | AUDIO IN | | К | DECODE ENAB | | J | К7 | | Н | K5 | | F | K4 | | E | К3 | | D | K2 | | С | K1 | | В | КØ | | A | VCC +5v | Application Connector FIGURE 3.9 | 22 | VSS GND | | |----|---------|--| | 21 | VCC +5 | | | 20 | | | | 19 | | | | 18 | | | | 17 | SST OUT | | | 16 | К6 | | | 15 | DBØ | | | 14 | DB1 | | | 13 | DB2 | | | 12 | DB3 | | | 11 | DB4 | | | 10 | DB5 | | | 9 | DB6 | | | 8 | DB7 | | | 7 | RST | | | 6 | NMI | | | 5 | RO | | | 4 | IRQ | | | 3 | Ø1 | | | 2 | RDY | | | 1 | SYNC | | | Z | RAM/R/W | | |---|------------|--| | Y | <u>Ø2</u> | | | Х | PLL TEST | | | W | R/W | | | V | R/W | | | U | <b>Ø</b> 2 | | | T | AB15 | | | S | AB14 | | | R | AB13 | | | P | AB12 | | | N | AB11 | | | М | AB10 | | | L | AB9 | | | K | AB8 | | | J | AB7 | | | H | AB6 | | | F | AB5 | | | E | AB4 | | | D | AB3 | | | С | AB2 | | | В | AB1 | | | Α | ABØ | | Expansion Connector FIGURE 3.10 #### 3.2 KIM-1 MEMORY ALLOCATION It has been stated that the 6502 microprocessor array included in the KIM-1 system is capable of addressing any of 65,536 memory locations. Obviously, we have not included that much memory in your KIM-1 system and this section is intended to detail for you exactly what memory locations are included in the system and where they are located (their exact addresses). Each byte of memory in the system is understood to include 8 bits. Also, you should note that any addressable location in the system may be performing any one of four functions: - A ROM byte read-only memory in which we have stored the operating program. - 2. A RAM byte read/write memory for storage of variable data. - 3. An I/O location these locations include both direction registers which define the I/O pins to be either input pins or output pins, and the actual data buffer locations containing the data to be transmitted on output pins or the data read from input pins. Any I/O location may be viewed as a read/write memory location with a specific address. - 4. An Interval Timer location a series of addresses are reserved for each interval timer in the system. Again, you may write to the timer to define its counting period or read from the timer to determine its exact state. Figure 3-11 shows a block diagram detailing all memory blocks in the KIM-1 system. Figure 3-12 provides a memory map showing all addressable locations included in the system and their relationship to each other. Note also the areas in the memory map indicated as available for expansion. (Section 6 of the manual provides more detail on the subject of memory expansion). Finally, Figure 3-13 provides a complete listing of all important memory locations and will be referenced frequently by you when writing your application programs. Referring to Figure 3-12, note that the memory map shows a block of 8192 address locations all existing in the lowest address space within the possible 65,536 address locations. This address space is further divided into eight blocks of 1024 locations each. Each 1024 block is further divided into four pages of 256 locations each. The "K" reference defines a specific block of 1024 locations and refers to the "K" number of the address decoder included within the system control logic. The "page" reference defines a specific group of 256 addresses. A total of 32 pages (0 to 31) are included in the 8192 address locations. The hex codes for certain addresses are shown at strategic locations in the memory map. Beginning from the highest address location of the 8192, note that the first 1024 block (K7) is assigned to the ROM of the 6530-002 and the second 1024 block (K6) is assigned to the ROM of the 6530-003. The entire operating program of the KIM-1 system is included in these two blocks. Next in order, a portion of the K5 block is dedicated to the RAM, I/O, and Timer locations of the two 6530 arrays. An expanded view of this address space is shown in Figure 3-12. Note that the RAM addresses for the 6530-002 (Hex 17EC to 17FF) are reserved for use by the operating program and should not appear in a user generated application program. The same is true for the I/O and Timer locations of the 6530-002 which also are reserved for use by the operating programs. The next four blocks in order (K4, K3, K2, K1) are reserved for additional memory in an expanded system. In Section 6, the methods for adding memory will be discussed. Finally, the lowest 1024 address locations (KO) are assigned to the static RAM included within the KIM-1 system. You should note that within this block, Page O and Page 1 have special significance. Page 1 is used as the system stack onto which return addresses and machine status words are pushed as the system responds to interrupts and subroutine commands. Page O has significance for certain of the special addressing modes available when programming for the 6502 microprocessor array. Figure 3-12 shows an expanded view of Page 0 and Page 1. Note that 17 addresses (00EF to 00FF) are reserved for use by the operating program and must never appear in the user generated application program. Also, note the comment that a maximum of eight locations may be required on the stack (Page 1) to service operating program interrupts. In summary, the user generated application program may make use of the following areas of memory: - 1. All of Page 0 except OOEF to OOFF - All of Page 1 (remember that the stack will extend an extra 8 bytes deep to accommodate the operating program). - 3. All of Page 2 and Page 3. - 4. In Page 23: - All I/O locations from 1700 to 173F - All 64 bytes of RAM from 1780 to 17BF - An additional 44 bytes of RAM from 17C0 to 17EB Memory Block Diagram FIGURE 3.11 Memory Map FIGURE 3.12 | ADDRESS | AREA | LABEL | FUNCTION | |-------------------|------------------------|-------|------------------------------------------------------------------------------------| | 00EF | <b>†</b> | PCL | Program Counter - Low Order Byte | | 00F0 | Į į | PCH | Program Counter - High Order Byte | | 00F1 | Machine | P | Status Register | | 0 <b>0F</b> 2 | Register<br>Storage | SP | Stack Pointer | | 00F3 | Buffer | A | Accumulator | | 00F4 | | Y | Y-Index Register | | 00F5 | <b>+</b> | X | X-Index Register | | 1700 | <b>†</b> | PAD | 6530-003 A Data Register | | 1701 | · Application | PADD | 6530-003 A Data Direction Register | | 1702 | I/O<br>• | PBD | 6530-003 B Data Register | | 1703 | <u> </u> | PBDD | 6530-003 B Data Direction Register | | 1704<br>↓<br>170F | Interval Timer | | 6530-003 Interval Timer<br>(See Section 1.6 of<br>Hardware Manual) | | 1701 | <del>_</del> | | | | 17F5 | 1 | SAL | Starting Address - Low Order Byte | | 17F6 | Audio Tape | SAH | Starting Address - High Order Byte | | 17F7 | Load & Dump | EAL | Ending Address - Low Order Byte | | 17F8 | | EAH | Ending Address - High Order Byte | | 17F9 | | ID | File Identification Number | | 17FA | <b>†</b> | NMIL | NMI Vector - Low Order Byte | | 17FB | | NMIH | NMI Vector - High Order Byte | | 17FC | Interrupt<br>Vectors | RSTL | RST Vector - Low Order Byte | | 17FD | • | RSTH | RST Vector - High Order Byte | | 17FE | | IRQL | IRQ Vector - Low Order Byte | | 17FF | * | IRQH | IRQ Vector - High Order Byte | | 1800 | Audio Topo | DUMPT | Start Address - Audio Tape Dump | | 1873 | Audio Tape<br><b>♣</b> | LOADT | Start Address - Audio Tape Load | | 1000 | STOP Key + SST | | Start Address for NMI using KIM<br>"Save Machine" Routine (Load in<br>17FA & 17FB) | | 1 <b>7</b> F7 | Paper Tape | EAL | Ending Address - Low Order Byte | | 17F8 | Dump (Q) | EAH | Ending Address - High Order Byte | Special Memory Addresses FIGURE 3.13 #### 3.3 KIM-1 OPERATING PROGRAMS Figure 3-14 shows a simplified flow chart of the KIM-1 operating programs. This section provides a brief explanation of these programs to assist you in understanding the various operating modes of the system. First, you should note that when power is first applied to your KIM-1 module and the $^{\overline{\text{MS}}}$ (reset) key is depressed, control of the system automatically is assumed by the operating program. This is true, as well, for any succeeding depression of the reset key. For each depression of the reset key, the system is initialized. At this time, stack pointer values are set, the I/O configuration is established, and essential status flags are conditioned. Next the program determines whether the system is to respond to TTY inputs or is to operate with the keyboard and display on the KIM-1 module. If the TTY mode has been selected, the program halts and awaits a first key depression from the TTY (the RubOut Key). Upon receipt of this key depression, the program automatically performs a bit rate measurement and stores the correct value for use in receiving and decoding succeeding data transfers from the TTY. Note that this bit rate measurement is performed after each depression of the reset key. The program will proceed immediately to a routine causing the prompting message ("KIM") to be typed on the TTY. Now, the program halts at the loop called "Get Character". As each key is depressed on the TTY, the coded data is accepted and analyzed in the routine called "Execute Key". The various keys depressed will cause the program to branch to the appropriate subroutines required to perform the desired operation. Upon completion of the individual key executions, the program returns to the "Get Key" loop and awaits the next key depression. Exit from the TTY processing loop will occur in response to: - 1. A depression of the reset key, - A depression of the G key which initiates execution of the application program, or - 3. A change in the mode from TTY to Keyboard/Display. If, after system reset and initialization, the Keyboard/Display mode (KB) is determined to be in effect, the program will proceed directly to display, and keyboard scan routines. The program will cause the display scan to occur continuously ("Display Cell") until one of the keys on the keyboard is depressed (AK?). Key validation is performed during an additional scan cycle. If the key is truly depressed (not noise), the program proceeds to the routine called "Get Key" in which the exact key depressed is defined. Next, the program moves to the "Execute Key" routine where branches to appropriate execution routines will be performed. Finally, after key execution, the program returns to the "Display Cell" routine and waits for the key to be released. When no key is depressed, the program returns to the normal "Display Cell" routine and awaits the next key depression. In either the TTY or KB modes, the audio tape load or dump routines may be executed using appropriate commands from the selected keyboards. In either case, completion of the tape load or dump routine allows the program to return to the "Start" position which will, as usual, activate the KIM-1 display or cause the "KIM" prompting message on the TTY. You should note the use of the Stop key to activate the non-maskable interrupt input $(\overline{\text{NMI}})$ of the 6502 microprocessor array. Depression of this key causes an unconditional termination of program execution, a saving of machine status registers on the stack, and a return to the control of the operating program. A second interrupt input is available and referred to as $\overline{\text{IRQ}}$ . This interrupt may be defined by the user and will cause the program to jump to any location defined by the user in his program. #### **CHAPTER 4** ## OPERATING THE KIM-1 SYSTEM Now that you have a better idea of what is included in your KIM-1 system and how it operates, its time to provide you with detailed procedures for all of the operations you can perform with the system. We will separate our operating procedures into three areas giving specific direction for the use of the KIM-1 keyboard and display, the audio tape recorder, and the serial teleprinter (TTY). ## 4.1 USING THE KIM-1 KEYBOARD AND DISPLAY A brief study of your keyboard shows a total of 23 keys and one slide switch. First, let's list the purpose of each key: - o To F Sixteen keys used to define the hex code of address or data - AD selects the address entry mode - DA selects the data entry mode - increments the address by +1 but does not change the entry mode - PC recalls the address stored in the Program Counter locations (PCH, PCL) to the display - causes a total system reset and a return to the control of the operating program - at the address shown on the display - st terminates the execution of a program and causes a return to the control of the operating program You have seen in an earlier chapter that the six digit display includes a four digit display of an address (left four digits) and a two digit display of data (right two digits). Using only the KIM-1 keyboard and display, you may perform any of the following operations: #### 1. Select an Address Press AD followed by any four of the hex entry keys. The address selected will appear on the display. If an entry error is made, just continue to enter the correct hex keys until the desired address shows on the display. Regardless of what address is selected, the data field of the display will show the data stored at that address. #### 2. Modify Data After selecting the proper address, press DA followed by two hex entry keys which correctly define the data to be stored at the selected address. The data entered will appear in the data field of the display to indicate that the desired code has already been entered. Note that it is possible for you to-select an address of a ROM memory cell or even the address of a memory cell that does not exist in your system. In these cases, you will not be able to change the data display since it is clearly not possible for the system to write data to a ROM cell or a non-existent memory location. # 3. Increment the Address By pressing the + key the address displayed is automatically increased by +1. Of course, the data stored at the new address will appear on the display. This operation is useful when a number of successive address locations must be read or modified. Note that the use of the + key will not change the entry mode. If you had previously pressed the AD key, you remain in the address entry mode and a previous depression of the DA means you remain in the data entry mode. # 4. Recall Program Counter Whenever the $\overline{\text{NMI}}$ interrupt pin of the 6502 microprocessor array is activated, the program execution in progress will halt and the internal registers of the 6502 are saved in special memory locations before the control of the system is returned to the operating program. In the KIM-l system, the $\overline{\text{NMI}}$ interrupt may occur in response to a depression of the $\overline{\text{sr}}$ key (stop) or, when operating in the Single Step mode, atter each program instruction is executed following the depression of the $\overline{\text{so}}$ key. The PC key allows you automatically to recall the value of the Program Counter at the time an interrupt occurred. You may have performed a variety of operations since the interrupt such as inspecting the contents of various machine registers stored at specific memory locations. However, when you press the PC key, the contents of the Program Counter at the time of the interrupt are recalled to the address field of the display. You now may continue program execution from that point by pressing the GO key. ## 5. Execute a Program Select the starting address of the desired program. Now, press the Go key and program execution will commence starting with the address appearing on the display. ## 6. Terminate a Program The $\boxed{\texttt{ST}}$ key is provided to allow termination of program execution. As mentioned earlier, the $\boxed{\texttt{ST}}$ key activates the $\boxed{\texttt{NMI}}$ interrupt input of the 6502 microprocessor array. Note: The ST key will operate correctly only if you store the correct interrupt vector at locations 17FA and 17FB. For most of your work with the KIM-1 system, you should store the address 1COO in these locations as follows: Now, when the $\overline{\text{NMI}}$ interrupt occurs, the program will return to location 1C00 and will proceed to save all machine registers before returning control to the operating program. You should remember to define the $\overline{NMI}$ vector each time the power to the system has been interrupted. A failure of the system to react to the $\overline{\text{ST}}$ key means you have forgotten to define the $\overline{NMI}$ vector. ## 7. Single Step Program Execution In the process of debugging a new program, you will find the single step execution mode helpful. To operate in this mode, move the SST slide switch to the ON position (to your right). Now, depress the GO key for each desired execution of a program step. The display will show the address and data for the next instruction to be executed. Note that in the course of stepping through a program, certain addresses will appear to be skipped. A program instruction will occupy one, two, or three bytes of memory depending upon the type of instruction. In single instruction mode, all of the bytes involved in the execution of the instruction are accessed and the program will halt only on the first byte of each successive instruction. $\underline{\text{Note}}\colon \text{SST}$ mode also makes use of the $\overline{\text{NMI}}$ interrupt of the $\overline{\text{6502}}$ microprocessor array. Again, the NMI vector must be defined as described in (6) above if the SST mode is to work correctly. This covers all of the standard operations you may perform from the KIM-1 keyboard. Using combinations of the operations described, you may wish to perform certain specialized tasks as follows: ## 1. Define the IRQ Vector $\underline{You}$ will recall that a separate interrupt input labelled $\overline{IRQ}$ is available as an input to the 6502 microprocessor array. If you wish to use this feature, you should enter the address to which the program will jump. The $\overline{IRQ}$ vector is stored in locations 17FE and 17FF. # 2. Interrogate Machine Status We have mentioned that after an $\overline{\text{NMI}}$ interrupt in response to the $\overline{\text{ST}}$ key or during the SST mode, the contents of various machine registers are stored in specific memory locations. If you wish to inspect these locations, their addresses are: ``` 00EF = PCL 00F0 = PCH 00F1 = Status Register (P) 00F2 = Stack Pointer (SP) 00F3 = Accumulator (A) 00F4 = Y Index Register 00F5 = X Index Register ``` ## 4.2 USING THE AUDIO TAPE RECORDER There are two basic operations possible when working with your audio tape system. You may transfer data from the KIM-1 memory and record it on tape. Or, you may read back a previously recorded tape, transferring the data on tape into the KIM-1 memory. # Recording on Audio Tape The procedure for recording on audio tape requires that you perform the following steps: - Clear decimal mode by entering 00 in location 00F1. Define an identification number (ID) for the data block you are about to record. This two digit number is loaded into address 17F9. Don't use ID = 00 or ID = FF. - Define the starting address of the data block to be transferred. This address is to be loaded into locations: ``` 17F5 = Starting Address Low (SAL) 17F6 = Starting Address High (SAH) ``` 3. Define the ending address as one greater than the last address in the data block to be recorded. The ending address is to be loaded into locations: ``` 17F7 = End Address Low (EAL) 17F8 = End Address High (EAH) ``` As an example, assume you wish to record a data block from address 0200 up to and including address 03FF. (All of Pages 2 and 3). You wish to assign an ID number of 06 to this block. Using the KIM-1 keyboard, you should load the data shown into the addresses indicated so that: Note that the ending address must be greater than the starting address for proper operation. - 4. Assuming that you are using a new cassette on which no data has been stored previously, insert the cassette in the unit and rewind the tape to its start position. - Select the starting address of the tape record program. This address is 1800. - Select the Play/Record mode of the audio unit and allow several seconds for the tape to begin to move. - 7. Press the GO key and the recording process will begin. The display will be blanked for a period and then will relight showing 0000 xx. This means that the data block selected has been recorded. - 8. You may now stop the tape or allow some additional seconds of blank tape and then stop the unit. ## Loading Data From Audio Tape The procedure for loading data from an audio tape into the KIM-1 memory requires that you perform the following steps: - Clear decimal mode by entering 00 in location 00F1. Define the ID number of the data block to be loaded from tape. The ID number is loaded into address 17F9. - 2. Select the starting address of the Tape Load program. This address is $1873_{\mbox{\scriptsize HF}\,\mbox{\scriptsize X}}.$ - Press the Go key. The KIM-1 system is now waiting for the appearance of data from the tape unit. - 4. Load the cassette and, presuming you do not know where on the tape the data block is recorded, rewind the tape to its starting position. Check the volume control setting. - Start the audio tape unit in its Play mode and observe that the tape begins to move. - 6. Wait for the KIM-1 display to relight showing 0000 xx. This means the data block has been loaded successfully from the tape into the KIM-1 memory. If the display relights with FFFF xx, the correct data block has been found but there has been an error detected during the read operation. If the tape continues to run and the display never relights, the system has not been successful in finding the data block with the specific ID number you requested. - 7. If in step (1), you had selected an ID = 00, the ID number recorded on the tape will be ignored and the system will read the first valid data block encountered on the tape. The data read from the tape will be loaded into memory address as specified on the tape. - 8. If, in step (1), you had selected an ID = FF, the ID number recorded on the tape will be ignored and the system will read the first valid data block encountered on the tape. In addition, the data block will be loaded into successive memory locations beginning at the address specified in locations 17F5 and 17F6 (SAL, SAH) instead of the locations specified on the tape. #### Special Operations with Audio Tape The KIM-1 system causes data to be recorded on audio tape with a specific format as detailed in Appendix E. Each recorded data block is preceded by a group of synchronizing characters together with an identification code to define the specific block. Data blocks may be of arbitrary length. With a little care, there is no reason for you not to include a number of recorded data blocks on the same tape. If you are recording blocks in sequence and have not rewound the tape between blocks, you need only specify the parameters of each new block (ID, SAL, SAH, EAH, EAL) and proceed with recording the new block. If the tape has been rewound, you will need to know the ID number of the last recorded data block. Rewind the tape to its starting point and set up the parameters required to read the last recorded data block. After reading this block, stop the tape and you may now proceed to add a new block or blocks to the tape. If you wish, you may add voice messages between the recorded data blocks on the tape. The KIM-1 system will ignore these audio messages when the tape is read back. Of course, you will need to install an earphone or speaker in parallel with the KIM-1 audio tape data input pin in order to hear the voice messages. We $\underline{do}$ $\underline{not}$ recommend that you attempt to record data blocks in areas of the tape which have been used previously for recorded data. Variations in tape speed and block lengths can result in overlapping of recorded data which may be read incorrectly by the KIM-1 system. #### 4.3 USING A SERIAL TELEPRINTER The addition of a serial teleprinter (such as the Teletype Model 33ASR) to work with the KIM-1 system permits a variety of special operations to be performed. In all cases, you define desired operations by depressing the proper keys while simultaneously producing a hard-copy printed record of each operation. If your teleprinter is equipped with a paper tape reader/punch, you may generate or read paper tapes using the KIM-1 system. Using the serial teleprinter, you may perform the following operations: #### Select an Address The printer will respond showing the address code selected followed by a two digit hex code for data stored at the selected address location: Type: Printer Responds: 1234 AF showing that the data AF is stored at location 1234. ## Modify\_Data Select an address as in the previous section. Now type two hex characters to define the data to be stored at that address. Next type the $\odot$ key to authorize the modification of data at the selected address: 1234 SPACE Type: 1234 SPACE Printer Responds: 1234 AF Type: 6D ⊙ Printer Responds: 1235 B7 Note that the selected address (1234) has been modified and the system increments automatically to the next address (1235). <u>Note</u>: Leading zero's need not be entered for either address or data fields: For example: EF SPACE selects address OOEF E SPACE selects address 000E A • enters data OA enters data 00 (etc.) # Step to Next Address Type (CR) to step to the next address without modifying the current address: See Printed: 1234 AF Type: Printer Responds: 1235 B7 Type: 1236 C8 (etc.) # Step to Preceeding Address Printer Responds: Type (LF) to step back to the preceeding address: See Printed: 1234 AF Type: Printer Responds: 1233 9D Type: Printer Responds: 1232 8E (etc.) # Abort Current Operation Type (RUB) to terminate the current operation. The prompting message will be printed ("KIM") indicating that a new operation may proceed: Type: 1264 Printer Responds: KIM xxxx xx Type: 1234 SPACE Printer Responds: 1234 AF In the example, the $\begin{pmatrix} AUB \\ OUT \end{pmatrix}$ key is used to correct an erroneous address selection. > Note: The COUT key must be depressed after each depression of the KIM-1 reset key in order to allow the operating program to define the serial bit rate for the teleprinter. ## Load Paper Tape Paper Tapes suitable for use with the KIM-1 system are generated using the format shown in Appendix F. To read such a tape into the KIM-1 system, proceed as follows: - 1. Load the punched paper tape on to the tape mechanism - 2. Type 🕒 - 3. Activate the paper tape reader The paper tape will advance and data will be loaded into addresses as specified on the tape. A printed copy of the data read will be generated simultaneously with the reading of the paper tape. Check-sums are generated during the reading of the paper tape and are compared to check-sums already contained on the tape. A checksum error will cause an error message to appear in the printed copy. ## Punch Paper Tape The KIM-1 system can be used to punch paper tapes having the format described in Appendix F. The procedures for generating these tapes is as follows: - Define the starting address and ending address of the data block to be punched on the paper tape. - Load blank paper tape on the punch unit and activate the punch. 17F7 SPACE Type: See Printed: 17F7 xx $\mathbb{F}\mathbb{F}$ Type: See Printed: 17F8 xx 030 Type: See Printed: 17F9 xx SPACE Type: 200 See Printed: 0200 xx You have now loaded the ending address (03FF) into address locations 17F7 (EAL) and 17F8 (EAH). The starting address (0200) is selected as shown. # 3. Now type @ The paper tape will advance and punching of the data will proceed. Simultaneously, a printed record of the data will be typed. ## List Program A printed record of the contents of the KIM-1 memory may be typed. The procedure is the same as for punching paper tape except that the punch mechanism is not activated. ## Execute Program To initiate execution of a program using the TTY keyboard, the following procedures should be followed: - 1. Enter the starting address of the program - 2. Type ③ For example, to begin program execution from address location 0200: Type: 200 SPACE See Printed: 0200 xx Type: 6 Program execution begins from location 0200 and will continue until the $\boxed{\text{ST}}$ or $\boxed{\text{RS}}$ keys of the KIM-1 module are depressed. The single step feature may be employed while in the TTY mode. ## CHAPTER 5 #### LET'S TRY A REAL APPLICATION It is not practical in this manual to describe every possible application or programming technique. However, now that you have become familiar with the basic elements and operating procedures of the KIM-1 system, this section will show you how to apply what you have learned in a simple but realistic application example. Our example will involve the generation of a variable frequency square wave which will be connected to a speaker to produce an audible tone. The frequency of the tone will be selected using a set of seven toggle switches. We will proceed through the example by defining the interface, writing and entering the program, and executing the program. Finally, we will study a series of program debugging techniques which will be useful to you for any new program you may write. # 5.1 DEFINING THE INTERFACE You will recall that a group of 15 I/O pins are brought to the Application connector from the 6530-003 array. The logic and circuit details concerning these I/O pins are described in Appendix H and in Section 1.6 of the Hardware Manual ("Peripheral Interface/Memory Device - - MCS 6530"). For our application example we will use eight of these I/O pins. One pin (PAØ) will be used as an output line to supply a square wave to a driver circuit and speaker. The other seven I/O pins (PAI to PA7) are defined as input points with a SPST toggle switch connected to each. Figure 5-1 shows the circuit configuration for this example. Note that the remaining seven I/O pins (the PB port) are not used for this problem. For the switches connected to the input pins, we would like the sense of the switch to be defined as a logic "0" when open and a logic "1" when closed. By connecting the switches to ground, we are producing exactly the opposite sense and must remember to complement the switch states with software when we write our program. Also, we must define now that the switch at PA1 is to be the LSB (least significant bit) and the switch at PA7 is to be the MSB (most significant bit) of the seven bit binary word formed by all seven switches. In this way, the state of the switches can define a binary number from zero (all switches open) to 127 DEC (all switches closed). (THE B PORT IS NOT USED IN THIS EXAMPLE APPLICATION) Speaker Application FIGURE 5.1 ## 5.2 WRITING THE PROGRAM Having defined the interface for our application, we may proceed now to write our program. The effort proceeds in four stages: - 1. Generate a flow chart - 2. Generate assembly language code - 3. Analyze the program - 4. Generate machine language code Briefly, our flow chart shows a first step of system initialization. During this step, we must define the I/O configuration of the system in that pin PAØ becomes the output to the speaker and that pins PAI to PA7 become inputs from the seven switches. After initialization, a loop is set up which begins by inverting the state of PAØ (Toggle PAØ). Next, the state of the switches is read and the data is complemented to produce the correct "sense" from the switches. The value so read is used to define a delay before returning to the start of the loop and again toggling the state of PAØ. A little thought will show that this loop will produce a square wave with a frequency determined by the setting of the seven switches. ## Assembly Language Program Our next task is to convert the simple flow chart into a program. The program is first written in "Assembly Language". You should refer to your Programming Manual to become familiar with all of the possible 6502 instructions (especially see Appendix B; Instruction Summary). Figure 5-2 shows the application example programmed in assembly language. | LABEL | OP CODE | OPERAND | MACHINE<br>CYCLES | COMMENTS | |-------|---------|---------|-------------------|--------------------------------------------------| | INIT | LDA | #\$01 | 2 | Define I/O 0=Input 1=Output | | | STA | PADD | 4 | PADD = PORT A DATA DIRECTION REG. | | START | INC | PAD | 6 | Toggle PAØ, PA1-PA7 Inputs<br>not affected | | RE AD | LDA | PAD | 4 | READ switches into accumulator | | | EOR | #\$FF | 2 | Complement switch value | | | LSR | A | 2 | Shift Accumulator 1 bit to right | | | TAX | | 2 | Transfer final count into X-Index | | DELAY | DEX | | 2 | Delay by an amount specified | | | BPL | DELAY | 3,2 | By the count in the X-Index | | | BMI | START | 3 | Go To START | | PADD | =\$1701 | | | Define absolute address of Data Direction Reg. A | | PAD | =\$1700 | | | Define absolute address of Data Reg. A | Assembly Language Listing FIGURE 5.2 You will note that each line of the program is broken into several fields: - A label field permitting you to assign a "name" to a specific location in the program. - An Operation Code field (Op Code) in which the exact instruction to be executed is defined. - An Operand Field where the exact data required by the instruction is defined together with certain symbols defining addressing modes or data formats. Symbols encountered generally in MOS Technology, Inc. manuals are: - # Immediate Addressing - \$ Hex Code - @ Octal Code - % Binary Code - ' ASCII literal - = Equates a label to a value - A Machine Cycle field defining the total number of machine cycles required to execute an instruction. (This information is derived from Appendix B of the Programming Manual). - A Comment Field where the programmer may define the intent of specific program steps. #### Program Analysis The inclusion of the "machine cycle" information of the program chart (Figure 5-2) allows us to analyze the exact timing relationships involved in our program example. Note that the KIM-1 system operates from a fixed frequency (1 MHz) oscillator with each machine cycle being lps. Therefore, an instruction like "INC PAD" which requires 6 machine cycles will be executed in a 6ps period. By counting the total machine cycles occurring between each toggle of PAØ, an equation for the square wave frequency can be developed. The actual frequency is determined by the position of the seven switches, the number of machine cycles between each toggle of PAØ, and the basic clock rate (1 MHz) of the KIM-l system. Figure 5-3 shows the waveform of the PAØ square wave and the derived equations for computing the exact frequency. $$FREQ = \frac{1}{T} = \frac{10^6}{46 + 10 \cdot CNT} CPS$$ NOTE: CNT EQUALS THE VALUE IN X-INDEX WHICH WAS CALCULATED FROM THE SEVEN SWITCHES O≤ CNT≤ 127 Square Wave Output FIGURE 5.3 # Machine Language Coding Our next problem is to convert our assembly language program into a program written in "machine language". The quickest and most foolproof method for accomplishing this conversion is by using the MOS Technology, Inc. Assembler (available for use on the time share services of United Computing Systems, Inc.). If you choose not to use this method, you will need to convert your source program to machine code using "paper-and-pencil" techniques. You should proceed by constructing a table similar to that shown in Figure 5-4. | | INSTRUCTION | | SOURCE CODE | | | | |---------|-------------|--------|-------------|-------|---------|---------| | ADDRESS | BYTE 1 | BYTE 2 | BYTE 3 | LABEL | OP CODE | OPERAND | | Ø2ØØ | А9 | Ø1 | | INIT | LDA | #\$01 | | Ø2Ø2 | 8D | Ø1 | 17 | | STA | PADD | | Ø2Ø5 | EE | ØØ | 17 | START | INC | PAD | | Ø2Ø8 | AD | ØØ | 17 | READ | LDA | PAD | | Ø2ØB | 49 | FF | | | EOR | #\$FF | | Ø2ØD | 4A | | | | LSR | A | | Ø2ØE | AA | | | | TAX | 1 | | Ø2ØF | CA | | | DELAY | DEX | | | Ø21Ø | 1Ø | FD | | | BPL | DELAY | | Ø212 | 3Ø | F1 | | | BMI | START | | Ø214 | | | | | | | Machine Language Code Table FIGURE 5.4 The source code contained in your assembly language program (Figure 5-2) is entered into the table first. A column is provided to allow you to define the specific address at which an instruction is located. The Instruction column provides space for defining one, two, or three byte instructions. (Please refer to Appendix B of the Programming Manual or to your Programming Card for specific Op Codes). As an example, the first source instruction is LDA #\$01 which, when translated, means load the accumulator with the byte stored in the next program location (hex 01). This is the "immediate" addressing mode defined by the "#" symbol. The Op Code for LDA# is A9. This value is entered in the first column under the heading, Instruction. The next column contains the hex 01 value defined by the source statement. The initial address for the program is inserted in the "Address" column as 0200 (an arbitrary selection). The total instruction LDA #\$01 now occupies address locations 0200 and 0201. The next available address is 0202 which is inserted in the "Address" column for the next source instruction. In this manner, you will proceed through all of the source statements decoding each and entering one, two, or three bytes of machine code as required in the "Instruction" column. The "Address" column will contain the address of the first byte of machine code (the Op Code) for each source statement. In cases where the operand of the source statement is a symbol, the address to which the symbol has been equated should be filled in as the proper machine code. For example, the source statement "INC PAD" requires the incrementing of data stored at a location "PAD" defined in our assembly programs to have the address: PAD = 1700. Therefore, the address 1700 is entered as the second and third bytes of the source statement "INC PAD". (See Figure 5-4). Note also that when entering an address, such as 1700, the low order byte (00) is entered first and immediately after the Op Code and the high order byte (17) is entered next as the third byte of the instruction. When dealing with branch instructions (BPL, BMI, etc.), you will need to calculate the exact value of the offset which may be either positive (branch forward) or negative (branch backward). You should refer to Section 4.1.1 of the Programming Manual to explore "Basic Concept of Relative Branching." As an example, the source statement "BMI START" (See Figures 5-2 and 5-4) requires a branch backward by (-15) locations to the address labelled "START" (from address 0213 backward to 0205 inclusive). (The 2's complement of the -15 displacement is ${ m Fl}_{ m HEX}$ which you should insert at location 0212). Had the branch been to a forward location the positive value of the offset would be inserted rather than the 2's complement value. ## 5.3 ENTERING THE PROGRAM With the program now reduced to machine language code, you may enter the program address and data codes listed in Figure 5-4 following the procedures detailed in Section 2.4. The procedure for entering the program is as follows: | Press Keys | | See On Display | |------------|-------|----------------| | AD 0 | 2 0 0 | 0200 xx | | DA | A 9 | 0200 A9 | | + | 0 1 | 0201 01 | | + | 8 D | 0202 8D | | + | 0 1 | 0203 01 | | + | 1 7 | 0204 17 | | + | EE | 0205 EE | | + | 0 0 | 0206 ØØ | | + | 1 7 | 0207 17 | | + | AD | 0208 AD | | + | 0 0 | 0209 ØØ | | + | 1 7 | 020A 17 | | + | 4 9 | 020В 49 | | + | FF | 020C FF | | + | 4 A | 020D 4A | | + | AA | 020E AA | | + | CA | 020F CA | | + | 1 0 | 0210 10 | | + | F D | 0211 FD | | + | 3 0 | 0212 30 | | + | F 1 | 0213 F1 | Key Sequences: Enter Program FIGURE 5.5 ## 5.4 EXECUTING THE PROGRAM With the program entered, you may proceed to program execution. First, if the $\overline{\text{NMI}}$ vector has not been defined previously, enter the vector as follows: | Press Keys | | See Displayed | |------------|-------|---------------| | AD 1 | 7 F A | 17FA xx | | DA | 0 0 | 17FA 00 | | ÷ | 1 C | 17FB 1C | This procedure insures that the $\boxed{\text{st}}$ key will be effective in terminating the program. Now, select the starting address of your program (0200) and begin execution as follows: | Press Keys | See Displayed | |------------|---------------| | AD 0 2 0 0 | 0200 A9 | | GO | (Dark) | The program will now execute. If your seven selector switches all are open, you will probably hear no sound from the speaker because the square wave frequency is too high. If all selector switches are closed, you will hear in the speaker the lowest frequency that can be generated with the program as currently written. You may experiment with other combinations of switch settings to hear a variety of tones from the speaker. Depression of the str key will cause the program execution to stop (the tone will terminate) and the KIM-1 display will relight. The display will show the address and data for the next instruction to be executed (probably 020F or 0210 since this is the delay loop where the program spends most of its running time). #### 5.5 PROGRAM DEBUGGING AND MODIFICATION If your program did not execute correctly, you would follow a debugging procedure involving the following steps: #### Step 1: List the Program First make sure you have entered the program steps correctly. Select the starting address ( AD 0 2 0 0 ) and observe that the correct data (A9) is displayed. Now, using the + key, step through the remaining program locations checking for the correct data stored in each location. #### Step 2: Single Step the Program Follow the procedures listed in Section 5-4 for program execution but before depressing the [60] key, place the SST slide switch in the ON position. Now, press the [60] key and the first instruction will be executed. The display will relight indicating that the operating program is again in control of the system. The address displayed will be the address of the first byte of the next instruction to be executed. You may press the [60] key again to execute the next instruction or you may choose to investigate changes in the contents of machine registers stored in selected memory locations (See Figure 3-13). The procedure detailed in Figure 5-6 gives a good indication of the various operations you may wish to perform in the SST mode. # Step 3: Check the I/O Operations If program entry has been verified and program execution in the SST mode appears to be normal, you may wish to verify the correct operation of your specific $\rm I/O$ configuration. You should recall that writing to or reading from any I/O port is the same as reading from or writing to any other memory location in the system. Therefore, if you select the address of an I/O port, the KIM-1 display will show you the hex code for the data being read from that address and thus, directly indicate the state of each I/O pin in the port. For example, the address of the I/O port used for your sample program is 1700. Press AD 7 7 0 0 and the display will show the hex code corresponding to the settings of your selector switches. If you change the positions of your selector switches, you will see the hex code change in the data field of the display. Now, leave the same address (1700) selected and press the DA key. If you press any of the hex keys 0 to F, you will write the data to the I/O port (1700). Since seven of the pins of this I/O port are defined as inputs, only one (PAØ) will act as an output and will respond to the data entered by you from the keyboard. Try alternating rapidly between the 0 and 1 keys and you should hear clicking in the speaker indicating that you are successfully toggling the PAØ pin. This concept of using the KIM-1 keyboard and display to exercise and verify the operation of I/O ports is a generally useful technique for debugging the hardware portions of most specific applications. | Press Keys | See Displayed | Comments | |------------|---------------|-------------------------------------------| | AD 0 2 0 0 | 0200 A9 | Select first instruction address | | SST X N | 0200 A9 | Set SST to ON; All selector switches open | | GO | 0202 8D | Accumulator now loaded with \$01 | | GO | 0205 EE | PADD now loaded | | GO | 0208 AD | PAØ now toggled | | GO | 020в 49 | Switch values (PA1-PA7) now loaded | | GO | 020D 4A | Accumulator now complemented | | GO | 020E AA | Accumulator now right shifted 1 Bit | | AD 0 0 F 3 | 00F3 xx | Display Accumulator | | + | 00F4 xx | Display Y - INDEX | | + | 00F5 00 | Display X - INDEX | | PC | 020E AA | Restore PC (TAX will execute next) | | GO | 020F CA | Accumulator now loaded in X-INDEX | | AD 0 0 F 3 | 00F3 00 | Display Accumulator | | + | 00F4 xx | Display Y-INDEX | | + | 00F5 00 | Display X-INDEX (A=0→X) | | PC | 020F CA | Restore PC | | GÓ | 0210 10 | DEX now completed | | AD 0 0 F 5 | OOF5 FF | Display X-INDEX (X<0) | | PC | 0210 10 | Restore PC | | GO | 0212 30 | No branch (Result of DEX not positive) | | GO | 0205 EE | Branch (Result of DEX is negative). | SST Mode: Sample Operation FIGURE 5.6 #### CHAPTER 6 #### EXPANDING YOUR SYSTEM In earlier sections you have learned that the MCS 6502 Microprocessor Array is capable of directly addressing up to 65,536 locations (bytes) of memory. (Usually abbreviated to 65K where "K" for the remainder of this section is to mean 1024 memory locations). In this section, we will discuss first the techniques for adding memory or I/O locations to the system and next, the proper handling of interrupt vectors in an expanded system. ## 6.1 MEMORY AND I/O EXPANSION In the KIM-1 system, the management of input/output data is handled exactly the same as transfers to or from any other memory location in the system. There are no instructions dealing specifically with input/output transfers. Instead, transfer of data is accomplished by reading from or writing to registers connected to the data bus and to I/O pins in specific I/O interface devices (such as the 6530 array). These registers have a specific address in the system just as does any other memory location. Therefore, when we speak of expanding the memory of the KIM-1 system, we are defining the methods for expanding both the real memory (RAM, ROM, PROM, etc.) as well as the I/O ports since they are both treated exactly alike as far as address assignments are concerned. The first and most easilly implemented memory expansion is the addition of up to 4K of memory space. You will recall that the lowest 8K memory locations are defined by an address decoder included on the KIM-1 module, (Device U4 on the schematic). The eight outputs of this decoder (KØ to K7) each define a 1K block of addresses in the lowest 8K of the memory map. Three of the outputs (K5, K6, K7) are used to select ROM, RAM, I/O and Timer locations on the two 6530 arrays while a fourth (KØ) is used to select the 1024 locations of the static RAM memory. The remaining four outputs (K1, K2, K3, K4) are not used on the KIM-1 module but instead, are brought out to the Expansion connector for use as chip selects for memory or I/O additions. Figure 6-1 shows the proper method for deriving the four chip select signals for the additional 4K of memory. Note that one of input pins of the decoder (D) was brought out to the Application Connector. It was this pin which we asked you to connect to ground in Chapter 2 of this manual. As long as this point remains connected to ground, the decoder will always select the lowest 8K addresses of the memory field regardless of the state of AB13, AB14, and AB15. If you wish to expand the memory and I/O address space beyond the lower 8K addresses, you must arrange to de-select the lower 8K memory block while selecting some other 8K block. One suggested method for expanding beyond the lower 8K space is shown in Figure 6-2. Note that the three high order address bits (AB13, AB14, AB15) are connected to a decoder. The eight outputs of the decoder act to divide the total 65K memory space into eight blocks of 8K each (8KØ, 8K1, etc.). Now, the 8KØ output may be returned as the fourth input (D) to the decoder (U4) on the KIM-1 module causing the proper selection and de-selection of this block within the total address space. The remaining seven outputs (8K1 to 8K7) may be used to select and de-select the additional decoders shown in Figure 6-2. You need add only as many decoders (one for each 8K block of memory) as you need for your desired memory expansion. A word of caution is in order when you decide to add memory to your system. You have noticed the inclusion of the line receivers for the AB10, AB11, and AB12 signals, (See Figure 6-2). These devices are included because of loading limitations placed on the address bus lines of the 6502 array (Each such line is capable of driving one standard TTL load and 130pf of capacity. See Appendix G). 4K Expansion FIGURE 6.1 65K Expansion FIGURE 6.2 Before deciding how to expand your system, we recommend a careful study of all of the loading limitations of the KIM-1 signals since almost certainly you will require additional buffering circuits if correct operation is to be achieved. #### 6.2 INTERRUPT VECTOR MANAGEMENT We have referred several times in earlier sections to the interrupt features of the 6502 Microprocessor Array. We suggest now a careful reading of Section 9 of the Programming Manual for the subject "Reset and Interrupt Considerations". In summary, there are three possible types of interrupt: Reset, NMI, and IRQ. Each will occur in response to an activation of one of the three pins of the 6502 array (RST, NMI, IRQ). In response to these inputs, the 6502 array will fetch the data stored at a specific pair of addresses and load the data fetched into the program counter. The addresses are hardware determined and not under the control of the programmer. The specific addresses for each type of interrupt are: FFFA, FFFB - $\overline{\text{NMI}}$ Vector FFFC, FFFD - $\overline{\text{RST}}$ Vector FFFE, FFFF - $\overline{\text{IRQ}}$ Vector You will note that these addresses define the highest six locations in the 65K memory map. In the KIM-1 system, three address bits (AB13, AB14, AB15) are not decoded at all. Therefore, when the 6502 array generates a fetch from FFFC and FFFD in response to a RST input, these addresses will be read as 1FFC and 1FFD and the reset vector will be fetched from these locations. You now see that all interrupt vectors will be fetched from the top 6 locations of the lowest 8K block of memory which is the only memory block decoded for the unexpanded KIM-1 system. It is typical in any system to store the interrupt vectors in ROM so that they are immediately available after power-on. However, it is desirable that for the $\overline{\text{NMI}}$ and $\overline{\text{IRQ}}$ interrupts, the programmer be allowed to define as a variable the exact vector to which these interrupts will direct the system. Accordingly, the $\overline{\text{NMI}}$ and $\overline{\text{IRQ}}$ vector locations contain an indirect jump instruction referencing a RAM location into which the programmer will store the specific vector for the two types of interrupt. In the KIM-1 system, locations 17FA and 17FB contain the actual $\overline{\text{NMI}}$ vector and 17FE with 17FF contain the actual $\overline{\text{IRQ}}$ vector. The $\overline{\text{RST}}$ vector is not handled in this manner and always directs the system to the first step of the power-on initialization routine. But what happens if we expand our memory above the lowest 8K block included in the KIM-1 system? Recall that we now must use AB13, AB14, and AB15 to decode the additional address locations of the memory. By so doing, the interrupt vector locations are no longer located in the K7 memory block since the decoder (U4) is de-selected in response to the addresses generated by the 6502 array in fetching the interrupt vectors (FFFA for example). We would have the same problem even in an unexpanded system if we wished to use a RST vector and initialization routine different than what the KIM-1 system provides and if the RST vector was to be located in a lK block lower than K7 (KØ for instance). The solution to this dilemma is to generate logically a special signal for interrupt select. Referring to Figure 6-2, a special signal called "Vector Select" is created to define the highest 1K memory block (K65). The fetch of any interrupt vector will cause this signal to go low "Select". Assuming that the K65 state is not used to select RAM, this signal may be "wire-or'd" with any one of the other "K" signals (KØ to K64) to define exactly which 1K block is to contain the interrupt vectors. As an example, assume that you have connected the K65 "Vector Select" line to the KØ line. When a $\overline{\text{RST}}$ occurs, the 6502 array generates a fetch from locations FFFC and FFFD. These addresses cause K65 to be selected which, in turn, accesses the KØ field of the memory and causes the actual fetch of the $\overline{\text{RST}}$ vector from locations 03FC and 03FD. (Had you chosen to connect K65 to K7, the fetch of the reset vectors would occur from locations 1FFC and 1FFD). In this way, the highest six addresses of any 1K block of memory may be used to supply the interrupt vectors for the system. If desired, a switch could be installed to allow you to select different areas of memory as the source locations for the interrupt vectors. (By the way, we selected the 75145 type decoders in Figure 6-2 specifically to allow the "wire-or" of K65 with any other K. This is possible because the 75145 decoder is provided with open-collector outputs which allows "wire-or" of several states using an external load resistor.) An even simpler arrangement using the "Vector Select" approach is shown in Figure 6-3. Here, the KIM-1 system is assumed to have only the lower 8K of memory in place. The address decoder (U4) is de-selected using the AB15 signal which becomes "true" whenever an interrupt vector fetch is initiated by the system. The same signal (AB15) is inverted and "wire-or'd" through a switch to the KØ or the K7 chip select lines. Now, depending upon the position of the switch, interrupt vectors will be fetched from the top 6 addresses of either block KØ or K7. KØ in the KIM-1 system is the RAM and K7 is the ROM in the 6530-002 array (the operating program). In this way, you may have two different sets of interrupt vectors in your system and may select which set is to be used with a simple switch. Vector Selection FIGURE 6.3 #### CHAPTER 7 #### WARRANTY AND SERVICE Should you experience difficulty with your KIM-1 module and be unable to diagnose or correct the problem, you may return the unit to MOS Technology, Inc. for repair. #### 7.1 IN-WARRANTY SERVICE All KIM series Microcomputer Modules are warranted by MOS Technology, Inc. against defects in workmanship and materials for a period of ninety (90) days from date of delivery. During the warranty period, MOS Technology, Inc. will rejair or, at its option, replace at no charge components that prove to be defective provided that the module is returned, shipping prepaid, to: KIM Customer Service Department MOS Technology, Inc. 950 Rittenhouse Road Norristown, Pennsylvania 19401 This warranty does not apply if the module has been damaged by accident or misuse, or as a result of repairs or modifications made by other than authorized personnel at the above captioned service facility. No other warranty is expressed or implied. MOS Technology, Inc. is not liable for consequential damages. #### 7.2 OUT-OF-WARRANTY SERVICE Beyond the ninety (90) day warranty period, KIM modules will be repaired for a reasonable service fee. All service work performed by MOS Technology, Inc. beyond the warranty period is warranted for an additional ninety (90) day period after shipment of the repaired module. ## 7.3 POLICY ON CHANGES All KIM series modules are sold on the basis of descriptive specifications in effect at the time of sale. MOS Technology, Inc. shall have no obligation to modify or update products once sold. MOS Technology, Inc. reserves the right to make periodic changes or improvements to any KIM series module. #### 7.4 SHIPPING INSTRUCTIONS It is the customer's responsibility to return the KIM series module with shipping charges prepaid to the above captioned service facility. For in-warranty service, the KIM module will be returned to the customer, shipping prepaid, by the fastest economical carrier. For out-of-warranty service, the customer will pay for shipping charges both ways. The repaired KIM module will be returned to the customer C.O.D. unless the repairs and shipping charges are prepaid by the customer. Please be certain that your KIM module is safely packaged when returning it to the above captioned service facility. # APPENDIX A | ITEM | PART | QTY. | DESCRIPTION | |-------|-------------------|--------|------------------------------------------------------------------------| | 1. | | | | | 2. | U1 | 1 | 6502 Microprocessor | | 3. | U2 | 1 | 6530 ROM RAM I/O Chip-02 | | 4. | U3 | 1 | 6530 ROM RAM I/O Chip-03 | | | U5 through U12 | 8 | 6102 RAM 500ns Acc,Øns | | 5. | U18 through U23 | 6 | 7 SEG .3" Red Display | | 6. | U25 | 1 | 556 Timer IC | | 7. | U27 | 1 | 565 Phase Lock Loop | | 8. | U28 | 1 | 311 Comparator | | 9. | U24 | 1 | 74145 BCD Decoder IC | | 10. | U13 & U14 | 2 | 74125 TRI STATE Buffer | | 11. | U15 | 1 | 7400 Quad Nand IC | | 12. | U16 | 1 | 7404 Hex Inverter IC | | 13. | U17 | 1 | 7406 Hex Inv. O/C IC | | 14. | U26 | 1 | 7438 Quad Nand O/C IC | | 15. | CR1,2,3,4,&8 | 5 | 20 MA. 50v Diode - IN914 | | 16. | CR5, CR6 | 2 | 1A 50v Diode - IN4001 | | 17. | CR7 | 1 | 6.2v ½w Z. Diode - 1N4735 | | ] 18. | Q7 | 1 | NPN Transistor B>20, VCE>12 - 2N5371 | | 19. | Q1 through Q6 | 6 | PNP Transistor B>20, VCE>6 - 2N5375 | | 20. | R24 & R25 | 2 | $47$ K $\Omega$ $\pm 10$ % $^{1}$ 4w Resistor | | 21. | R1,2,3,4, & 6 | 5 | $3.3 \mathrm{K}\Omega \pm 10\%$ w Resistor | | 22. | R34 & R50 | 2 | $2.2 \mathrm{K}\Omega$ $\pm 10\%$ <sup>1</sup> <sub>4</sub> w Resistor | | 23. | R12-R17, R41-R46 | 12 | $1.0$ K $\Omega$ $\pm 10$ % $\frac{1}{4}$ w Resistor | | 24. | R35 through R40 | 6 | 560Ω ±10% aw Resistor | | 25. | R18-R23, R47 | 7 | $220\Omega \pm 10\%$ <sup>1</sup> / <sub>4</sub> w Resistor | | 26. | R33 | 1 | 47Ω ±10% ½w Resistor | | 27. | R52 | 1 | 5 Meg. ±10% 1/4w Resistor | | 28. | R51 | 1 | $30K\Omega \pm 5\%$ w Resistor | | 29. | R7,R8,R9,R10&R11 | 5 | $10$ KΩ $\pm 5$ % $\frac{1}{4}$ w Resistor | | 30. | R48, R49 | 2 | 150Ω ±5% ½w | | 31. | R26 through R32 | 7 | 82Ω ±5% ½w | | 32. | VR1 | 1 | 5KΩ Potentiometer | | 33. | C2, C3, C6 | 3 | .22±10% uf.>12 wv. cap | | 34. | | 2 | | | 35. | C1, C4 | 1 | luf+80-10%>12WV Cap | | 36. | C5 | 5 | .33 uf±10%>12WV Cap | | 37. | C7,C8,C15,C16,C17 | | .luf+80-10%>12WV Cap | | 38. | C9, C10, C11 | 3<br>1 | .0068uf±10%>12WV | | 39. | C12<br>C13 | 1 | .047uf±10%>12WV | | 40. | C14 | 1 | .022uf±10%>12WV<br>.001uf±10%>12WV | | 41. | 614 | 1 | 44 Pin Edge Conn. (Vector #R644) | | 42. | V1 | 1 | | | 43. | X1 | 1 | 1 MHz XTAL | | 44. | | 1 | PCB. | | 45. | | 6 | 24 Key KBD | | 46. | | 1 | Rubber Pads | | 47. | | _ | Shipping Bag (Static Free) | | 48. | | 1 | Shipping Box | | 49. | | 1 | Hardware Manual | | 50. | | 1 | Software Manual | | 51. | | 1 | KIM Manual | | | | 1 | Warranty Card | | 52. | | 1 | Wall Chart | | 53. | | 2 | #2 x ¼ SS Screws (Keyboard) | | 54. | -10 | 1 | Program Card | | 55. | C18 | 1 | 10pf CAP | | 56. | R53 | 1 | 330K ¼w Resistor | | 57. | U4 | 1 | 74LS145 BCD Decoder 1C | APPENDIX B KIM-1 PARTS LAYOUT #### APPENDIX C #### IN CASE OF TROUBLE # SYMPTOM: Display Not Lit - 1. Test +5 volt power supply. Using a VOM check for +5 volts between Pin E-21 and E-22. Also check for +5 volts between Pin A-A and Pin A-1. KIM-1 power supply should be set at +5v ± 5%. - 2. Test KB/TTY option wiring (Figure 2-4). Pin A-21 should not be connected to Pin A-V. - 3. Make sure decoder is enabled. See Figure 2-2 and insure that Pin A-K is connected to ground. - 4. Depress the reset key and check all other keys to insure that no key is stuck. - 5. Place a VOM between Pin E-21 (+5v) and Pin E-7 (Reset). Alternately depress and release the reset key checking to see if the voltage swings from (>4v) to (<1v). - 6. Test Pin E-V $(\emptyset_2)$ with an oscilloscope and insure 1 MHz operation. # SYMPTOM: Cannot Dump to Audio Tape Cannot Load From Audio Tape - Test +12 volt power supply. Using a VOM check for +12 volts between Pin A-N (+12v) and Pin A-1 (GND). Set power supply to +12v ± 5%. (See Figure 2-2). - Check volume control on the tape recorder (Set at half way point). - Make sure that you are using the proper tape output pin.See Figure 2-3. - 4. Check the tape interface circuit by disconnecting the tape recorder and shorting Pin A-P (Audio Out High) to Pin A-L (Audio In). Set up KIM-l monitor to dump a section of memory. Using an oscilloscope observe data at Pin E-X (PLL TEST). See Appendix E for correct data format and calibration procedure. - 5. Record voice on a section of tape and play it back to insure that the tape recorder is working. Connect another tape recorder to the system or try another cassette. - 6. Make sure Status Register (Location 00F1) has been loaded with data value "00". - 7. Make sure Tone Control is set to High. #### SYMPTOM: #### TTY Interface Problems - 1. Make sure that Pin A-21 is connected to Pin A-V (Figure 2-4) to allow TTY operation. - 2. Compare the connections on Figure 2-4 with interface schematics in your TTY manual ( or any other serial teleprinter ). - Depress the reset key on the KIM-1 keyboard followed by a rub out character from the TTY. Suggested Power Supply Q2 LM78LI2 REG #### APPENDIX E ## AUDIO TAPE FORMAT Data is stored out onto your audio cassette recorder in a specific format designed to insure an error free recovery. In the unlikely event that a playback error does occur, several "ERROR DETECTION" methods are incorporated to warn you of this condition. Data is transmitted to the tape recorder in the form of serial "ASCII" encoded characters (seven data bits plus Parity bit). Data retrieved from the memory is converted into this form by separating each byte into two half bytes. The half bytes are then converted into their ASCII equivalents. Each record transmitted begins with a leader of one hundred "SYN" characters (ASCII 16) followed by a \* character (ASCII 2A). During playback, this pattern allows your micro-computer to detect the start of a valid data record and synchronize to the serial data stream. Following the \*, the record identification number (ID), and starting address low (SAL) and the starting address high (SAH) are transmitted. The data specified by the starting (SAL, SAH) and ending limits (EAL, EAH) is transmitted next followed by a "/" character (ASCII 2F) to indicate the end of the data portion of the record. Following the "/" two "CHECK-SUM" bytes are transmitted for comparison with a calculated check-sum number during playback to further insure that a proper data retrieval has taken place. Two "EOT" characters (ASCII 04) mark the end of record transmission. Each transmitted bit begins with a 3700 hertz tone and ends with a 2400 hertz tone. "Ones" have the high to low frequency transition at one-third of the bit period. "Zeros" have the transition at two-thirds of the period. During playback the 565 phase locked loop locks to, and tracks these two frequencies producing (through the 311 comparator) a logic "1" pulse of one-third the bit period for a "One". A pulse two thirds the bit period is likewise produced for a "Zero". Your microcomputer uses a software controlled algorithm for converting this signal into eight bit data words. The frequency shift keyed phase lock loop method of data recovery is relatively insensitive to amplitude and phase variations. The "FREE RUNNING" frequency of the phase lock loop has been adjusted at the factory to a frequency half way between the two data frequencies (called the Center Frequency). This adjustment is accomplished by strapping Pin A-P (Audio Out High) to Pin A-L (Audio In). A program starting at address $1A6B_{\mbox{HEX}}$ provides the center frequency reference that allows the loop to be adjusted by potentiometer VR1. Pin E-X (PLL TEST) is monitored with a voltmeter while the pot is rotated until the voltmeter reading is at the transition point between a logical "1" (+5v) and "0" (GND). THIS ADJUSTMENT HAS BEEN FACTORY PRESET AND SHOULD ONLY REQUIRE ADJUSTMENT DUE TO COMPONENT REPLACEMENT! Audio Tape Format FIGURE E-1 # APPENDIX F #### PAPER TAPE FORMAT The paper tape LOAD and DUMP routines store and retrieve data in a specific format designed to insure error free recovery. Each byte of data to be stored is converted to two half bytes. The half bytes (whose possible values are $\emptyset$ to $F_{\mbox{HEX}}$ ) are translated into their ASCII equivalents and written out onto paper tape in this form. Each record outputted begins with a ";" character (ASCII 3B) to mark the start of a valid record. The next byte transmitted $(18_{\rm HEX})$ or $(24_{10})$ is the number of data bytes contained in the record. The record's starting address High (1 byte, 2 characters), starting address Lo (1 byte, 2 characters), and data (24 bytes, 48 characters) follow. Each record is terminated by the record's check-sum (2 bytes, 4 characters), a carriage return (ASCII 0D), line feed (ASCII $\emptyset$ A), and six "NULL" characters (ASCII $\emptyset$ Ø). The last record transmitted has zero data bytes (indicated by ; $\emptyset\emptyset$ ). The starting address field is replaced by a four digit Hex number representing the total number of data records contained in the transmission, followed by the records usual check-sum digits. A "XOFF" character ends the transmission. ;180000FFEEDDCCBBAA0099887766554433221122334455667788990AFC ;0000010001 During a "LOAD" all incoming data is ignored until a ";" character is received. The receipt of non ASCII data or a mismatch between a records calculated check-sum and the check-sum read from tape will cause an error condition to be recognized by KIM. The check-sum is calculated by adding all data in the record except the ";" character. The paper tape format described is compatible with all other MOS Technology, Inc. software support programs. #### APPENDIX G ## 6502 CHARACTERISTICS # Clocks ( $\emptyset_1$ , $\emptyset_2$ ) The MCS 6502 is supplied with an internal clock generator. The frequency of this clock is crystal controlled. # Address Bus (A<sub>0</sub>-A<sub>15</sub>) These outputs are TTL compatible, capable of driving one standard TTL load and 130pf. # Data Bus $(D_0-D_7)$ Eight pins are used for the data bus. This is a bi-directional bus, transferring data to and from the device and peripherals. The outputs are tri-state buffers capable of driving one standard TTL load and 130pf. ## Ready (RDY) This input signal allows the user to single cycle the microprocessor on all cycles except write cycles. A negative transition to the low state during or coincident with phase one $(\emptyset_1)$ will halt the microprocessor with the output address lines reflecting the current address being fetched. This condition will remain through a subsequent phase two $(\emptyset_2)$ in which the Ready signal is high. This feature allows microprocessor interfacing with low speed PROMS as well as fast (max. 2 cycle) Direct Memory Access (DMA). If Ready is low during a write cycle, it is ignored until the following read operation. # Interrupt Request (IRQ) This TTL level input requests that an interrupt sequence begin within the microprocessor. The microprocessor will complete the current instruction being executed before recognizing the request. At that time, the interrupt mask bit in the Status Code Register will be examined. If the interrupt mask flag is not set, the microprocessor will begin an interrupt sequence. The Program Counter and Processor Status Register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no further interrupts may occur. At the end of this cycle, the program counter low will be loaded from address FFFE, and program counter high from location FFFF, therefore transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state(for control to the memory vector) located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A $3K\Omega$ external register should be used for proper wire-OR operation. # Non-Maskable Interrupt (NMI) A negative going edge on this input requests that a non-maskable interrupt sequence be generated within the microprocessor. $\overline{\text{NMI}}$ is an unconditional interrupt. Following completion of the current instruction, the sequence of operations defined for $\overline{\text{IRQ}}$ will be performed, regardless of the state of the interrupt mask flag. The vector address loaded into the program counter, low and high, are locations FFFA and FFFB respectively. The instructions loaded at these locations causes the microprocessor to branch to a non-maskable interrupt routine in memory. $\overline{\text{NMI}}$ also requires an external $3\text{K}\Omega$ resistor to Vcc for proper wire-OR operations. Inputs $\overline{\text{IRQ}}$ and $\overline{\text{NMI}}$ are hardware interrupts lines that are sampled during $\emptyset_2$ (phase 2) and will begin the appropriate interrupt routine on the $\emptyset_1$ (phase 1) following the completion of the current instruction. #### Set Overflow Flag (S.O.) This TTL level input signal allows external control of the overflow bit in the Status Code Register. ## SYNC This output line is provided to identify those cycles in which the microprocessor is doing an Op Code fetch. The SYNC line goes high during $\emptyset_1$ of an Op Code fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the $\emptyset_1$ clock pulse in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution. # RESET This input is used to reset or start the microprocessor from a power down condition. During the time that this line is held low, writing to or from the microprocessor is inhibited. When a positive edge is detected on the input, the microprocessor will immediately begin the reset sequence. After a system initialization time of six clock cycles, the mask interrupt flag will be set and the microprocessor will load the program counter from the memory vector locations FFFC and FFFD. This is the start location for program control. After Vcc reaches 4.75 volts in a power up routine, reset must be held low for at least two clock cycles. When the reset signal goes high following these two clock cycles, the microprocessor will proceed with the normal reset procedure detailed above. ## APPENDIX H ## 6530 CHARACTERISTICS The MCS 6530 is designed to operate in conjunction with the MCS 650X Microprocessor Family. It is comprised of a mask programmable $1024 \times 8$ ROM, a 64 x 8 static RAM, two software controlled 8 bit bi-directional data ports allowing direct interfacing between the microprocessor unit and peripheral devices, and a software programmable interval timer with interrupt, capable of timing in various intervals from 1 to 262,144 clock periods. MCS 6530 Block Diagram FIGURE H.1 # Reset (RES) During system initialization a Logic "0" on the $\overline{\text{RES}}$ input will cause a zeroing of all four I/O registers. This in turn will cause all I/O buses to act as inputs thus protecting external components from possible damage and erroneous data while the system is being configured under software control. The Data Bus Buffers are put into an OFF-STATE during Reset. Interrupt capability is disabled with the $\overline{\text{RES}}$ signal. The $\overline{\text{RES}}$ signal must be held low for at least one clock period when reset is required. #### Input Clock The input clock is a system Phase Two clock which can be either a low level clock (V $_{\rm IL}$ < 0.4, V $_{\rm IH}$ > 2.4) or high level clock (V $_{\rm IL}$ < 0.2, V $_{\rm IH}$ = Vcc $^{+\cdot 3}_{-\cdot 2}$ ). # Read/Write (R/W) The R/W signal is supplied by the microprocessor array and is used to control the transfer of data to and from the microprocessor array and the MCS 6530. A high on the R/W pin allows the processor to read (with proper addressing) the data supplied by the MCS 6530. A low on the R/W pin allows a write (with proper addressing) to the MCS 6530. #### Interrupt Request (IRQ) The IRQ pin is an interrupt pin from the interval timer. This same pin, if not used as an interrupt, can be used as a peripheral I/O pin (PB7). When used as an interrupt, the pin should be set up as an input by the data direction register. The pin will be normally high with a low indicating an interrupt from the MCS 6530. # Data Bus (DØ-D7) The MCS 6530 has eight bi-directional data pins (D $\emptyset$ -D7). These pins connect to the system's data lines to allow transfer of data to and from the microprocessor array. The output buffers remain in the off state except when a Read operation occurs. ### Peripheral Data Ports The MCS 6530-002, MCS 6530-003 both have 15 pins available for peripheral I/O operations. Each pin is individually software programmable to act as either an input or an output. The 15 pins are divided into 2 8-bit ports, PAØ-PA7 and PBØ-PB7. PB6 was used as a chip select and is not available to the user. The pins are set up as an input by writing a "0" into the corresponding bit of the data direction register. A "l" into the data direction register will cause its corresponding bit to be an output. When in the input mode, the peripheral output buffers are in the "1" state and a pull-up device acts as less than one TTL load to the peripheral data lines. On a Read operation, the microprocessor unit reads the peripheral pin. When the peripheral device gets information from the MCS 6530 it receives data stored in the data register. The microprocessor will read correct information if the peripheral lines are greater than 2.0 volts for a "1" and less than 0.8 volts for a "O" as the peripheral pins are all TTL compatible. Pins PA $\emptyset$ and PB $\emptyset$ are also capable of sourcing 3 ma at 1.5v, thus making them capable of Darlington drive. Pin PB7 has no internal pull-up (to allow collector-oring with other devices). ## Address Lines (AØ-A9) There are 10 address pins. In addition to these 10, there is the ROM SELECT pin. The above pins, AØ-A9 and ROM SELECT, are always used as addressing pins. There are 2 additional pins which are mask programmable and can be used either individually or together as CHIP SELECTS. They are pins PB5 and PB6. When used as peripheral data pins they cannot be used as chip selects. PB5 was used as a data pin while PB6 was used as a chip select and is not available to the user. A block diagram of the internal architecture is shown in Figure H-1. The MCS 6530 is divided into four basic sections, RAM, ROM, I/O and TIMER. The RAM and ROM interface directly with the microprocessor through the system data bus and address lines. The I/O section consists of 2 8-bit halves. Each half contains a Data Direction Register (DDR) and an I/O Register. ### ROM 1K Byte (8K Bits) The 8K ROM is in a 1024 x 8 configuration. Address lines A $\emptyset$ -A9, as well as RSO are needed to address the entire ROM. With the addition of CS1 and CS2, seven MCS 6530's may be addressed, giving 7168 x 8 bits of contiguous ROM. # RAM 64 Bytes (512 Bits) A 64 x 8 static RAM is contained on the MCS 6530. It is addressed by A $\emptyset$ -A5 (Byte Select), RS $\emptyset$ , A6, A7, A8, A9 and CS1. ### Internal Peripheral Registers There are four internal registers, two data direction registers and two peripheral I/O data registers. The two data direction registers (A side and B side) control the direction of the data into and out of the peripheral pins. A "1" written into the Data Direction Register sets up the corresponding peripheral buffer pin as an output. Therefore, anything then written into the I/O Register will appear on that corresponding peripheral pin. A "0" written into the DDR inhibits the output buffer from transmitting data to or from the I/O Register. For example, a "1" loaded into data direction register A, position 3, sets up peripheral pin PA3 as an output. If a "0" had been loaded, PA3 would be configured as an input and remain in the high state. The two data I/O registers are used to latch data from the Data Bus during a Write operation until the peripheral device can read the data supplied by the microprocessor array. During a read operation the microprocessor is not reading the I/O Registers but in fact is reading the peripheral data pins. For the peripheral data pins which are programmed as outputs the microprocessor will read the corresponding data bits of the I/O Register. The only way the I/O Register data can be changed is by a microprocessor Write operation. The I/O Register is not affected by a Read of the data on the peripheral pins. # Interval Timer ### 1. Capabilities The KIM-1 Interval Timer allows the user to specify a preset count of up to $256_{10}$ and a clock divide rate of 1, 8, 64 or 1024 by writing to a memory location. As soon as the write occurs, counting at the specified rate begins. The timer counts down at the clock frequency divided by the divide rate. The current timer count may be read at any time. At the user's option, the timer may be programmed to generate an interrupt when the counter counts down past zero. When a count of zero is passed, the divide rate is automatically set to 1 and the counter continues to count down at the clock rate starting at a count of FF (-1 in two's complement arithmetic). This allows the user to determine how many clock cycles have passed since the timer reached a count of zero. Since the counter never stops, continued counting down will reach 00 again, then FF, and the count will continue. # 2. Operation # a. Loading the timer The divide rate and interrupt option enable/disable are programmed by decoding the least significant address bits. The starting count for the timer is determined by the value written to that address. | Writing to Address | Sets Divide Ratio To | Interrupt Capability Is | |--------------------|----------------------|-------------------------| | 1704 | 1 | Disabled | | 1705 | 8 | Disabled | | 1706 | 64 | Disabled | | 1707 | 1024 | Disabled | | 170C | 1 | Enabled | | 170D | 8 | Enabled | | 170E | 64 | Enabled | | 170F | 1024 | Enabled | ### b. Determining the timer status After timing has begun, reading address location 1707 will provide the timer status. If the counter has passed the count of zero, bit 7 will be set to 1, otherwise, bit 7 (and all other bits in location 1707) will be zero. This allows a program to "watch" location 1707 and determine when the timer has timed out. ### c. Reading the count in the timer If the timer has not counted past zero, reading location 1706 will provide the current timer count and disable the interrupt option; reading location 170E will provide the current timer count and enable the interrupt option. Thus the interrupt option can be changed while the timer is counting down. If the timer has counted past zero, reading either memory location 1706 or 170E will restore the divide ratio to its previously programmed value, disable the interrupt option and leave the timer with its current count (not the count originally written to the timer). Because the timer never stops counting, the timer will continue to decrement, pass zero, set the divide rate to 1, and continue to count down at the clock frequency, unless new information is written to the timer. # d. Using the interrupt option In order to use the interrupt option described above, line PB7 (application connector, pin 15) should be connected to either the $\overline{\text{IRQ}}$ (Expansion Connector, pin 4) or $\overline{\text{NMI}}$ (Expansion Connector, pin 6) pin depending on the desired interrupt function. PB7 should be programmed as in $\underline{\text{input}}$ line (it's normal state after a RESET). NOTE: If the programmer desires to use PB7 as a normal I/O line, the programmer is responsible for disabling the timer interrupt option (by writing or reading address 1706) so that it does not interfere with normal operation of PB7. Also, PB7 was designed to be wire-ORed with other possible interrupt sources; if this is not desired, a 5.1K resistor should be used as a pull-up from PB7 to +5v. (The pull-up should NOT be used if PB7 is connected to NMT or IRQ.) # APPENDIX I KIM-1 PROGRAM LISTINGS | CARD # LOC | CODE | CARD | | | | | |------------|------|---------------------|---------------|-----------------------|---------------|-----------------| | 3<br>4 | ; | | 666666<br>6 | 555555<br>5 | 333333<br>3 | 000000<br>0 . 0 | | Ė | ; | | 6 | 5 | 3 | 0 0 | | 6 | ; | | 666666 | 555555 | 333333 | 0 0 | | 7 | ; | | 6 6 | 5 | 3 | 0 0 | | 8<br>9 | ; | | 6 6<br>666666 | 5<br>555555 | 3<br>333333 | 0 0<br>000000 | | 10 | | | 200000 | | 000000 | 000000 | | 11 | ş | | | | | | | 12 | • | | | | | | | 13<br>14 | • | | | 000000<br>0 0 | 000000<br>0 0 | 333333<br>3 | | 15 | ; | | | 0 0 | 0 0 | 3 | | 16 | ; | | | 0 0 | o o | 333333 | | 17 | • | | | 0 0 | 0 0 | 3. | | 18<br>19 | , | | | 0 0<br>000000 | 0 0<br>000000 | 3<br>333333 | | 20 | ; | | | 000000 | 000000 | 555555 | | 21 | ţ | | | | | | | 22<br>23 | • | | | | | | | 24 | ; | | | | | | | 25 | ; | COPYRIG | НТ | | | | | 26 | ; | | ниособу, | | | | | 27<br>28 | | DATE OC | T 18 1975 | REV D | | | | 29 | ; | | | | | | | 30 | ; | | | | | | | 31 | ; | | | UDIO CASS | | | | 32<br>33 | • | RECORDER<br>KIM MON | | ON OF THE | BHSIC | | | 34 | , | KIN BUIL | I I LUM. | | | | | 35 | ; | IT FEAT | JRES TWO | BASIC ROU | TIMES | | | 36 | • | | | ROM AUDIO | | | | 37<br>38 | , | DOWE 1-2 | INE WEW D | מומטA מדא | IHPE | | | 39 | ; | LOADT | | | | | | 40 | ; | ID = 00 | | RE ID | | | | 41 | ; | ID=FF | | ID USE S | | | | 42<br>43 | : | ID=01- | -FE 16M. | ID USE AD | DK OU IHE | E | | 44 | į | DUMPT | | | | | | 45 | ; | ID = 00 | | LD MOT BE | | | | 46 · | • | ID=FF | | LD NOT BE | | | | 47<br>48 | ; | ID=01-<br>SAL | | AL ID RAN<br>STARTING | | | | 49 | ; | SAH | MSB | withki 1110 | THE PRINCE OF | | | 50 | ; | EAL | | ENDING AD | DRESS | | | 51<br>50 | 2 | EAH | WZB | | | | | 52 | , | | | | | | 3 ``` CODE CARD CARD # LOC 54 EQUATES 55 SET UP FOR 6530-002 I/O 56 57 SAD =$1740 6530 A DATA 58 6530 A DATA DIRECTION =$1741 59 PADD SBD =$1742 6530 B DATA 60 6530 B DATA DIRECTION =$1743 61 PBDD CLK1T =$1744 DIV BY 1 TIME 62 CLK8T =$1745 DIV BY 8 TIME 63 DIV BY 64 TIME CLK64T =$1746 64 DIV BY 1024 TIME CLKKT =$1747 65 READ TIME DUT BIT CLKRDI =81747 66 CLKRDT =81746 READ TIME 67 68 +=$00EF 0000 MPU REG. SAVX AREA IN PAGE 0 70 71 +=++1 PROGRAM CHT LOW POL 72 00EF PCH +=++1 PROGRAM CNT HI 73 00F0 +=++1 CURRENT STATUS REG. PREG 74 00F1 SPUSER +=++1 CURRENT STACK POINT 75 00F2 +=++1 ACCUMULATOR 76 00F3 ACC. +=++1 Y INDEX YREG 77 00F4 78 XRE6 +=++1 X [MDEX 00F5 79 KIM FIXED AREA IN PAGE 0 80 81 88 00F6 CHKSUM +=++1 83 00F7 +=++1 INPUT BUFFER 00F8 INL 84 00F9 +=++1 IMPUT BUFFER 85 TNH POINTL +=++1 LSB OF OPEN CELL 86 00EB POINTH +=++1 MSB OF OPEN CELL 87 00FB TEMP *=*+1 00FC 88 89 OOFD TMPX *=*+1 CHAR +=++1 90 00FE 91 OOFF MODE +=++1 92 KIM FIXED AREA IN PAGE 23 93 94 *=317E7 95 0100 CHKL *=*+1 96 17E7 CHKSUM CHKH *=*+1 97 17E8 17E9 98 SAVX +=++3 VOLATILE EXECUTION BLOCK 17E0 VEB. *=*+6 99 TTY DELAY 17F8 CNTL30 +=++1 100 17F3 CMTH30 *=*+1 TTY DELAY 101 TIMH *=*+1 102 17F4 LOW STARTING ADDRESS 103 17F5 SAL *=*+1 17F6 SAH *=*+1 HI STARTING ADDRESS 104 LOW EMDING ADDRESS 1.05 17F7 EAL *=*+1 ``` | CARD | # LOC | CODE | CAR: | D | | |------|-------|------|------|---------------|-------------------------| | 106 | 17F8 | | EAH | <b>*=++1</b> | HI ENDING ADDRESS | | 1 07 | 17F9 | | ID | <b>+=++1</b> | | | 108 | | | 5 | | | | 109 | | | ; | INTERRUPT | VECTORS | | 110 | | | ; | | | | 111 | 17FA | | NMIV | <b>*=+</b> +2 | STOP VECTOR (STOP=1000) | | 112 | 17FC | | RSTV | <b>+=++</b> 2 | RST VECTOR | | 113 | 17FE | | IRQV | <b>+</b> =++2 | IRQ VECTOR (BRK= 1000) | | 114 | | | ; | | | | С | ARD # | LOC<br>1800 | cor | Έ | CARI | )<br>•=\$18( | 00 | | |---|---------------------------------|--------------------------------------|----------------------------------|----------------------|-------------|---------------------------------|------------------------------------------|----------------------------------------------------| | | 117<br>118<br>119 | | | | ; | | VOLATILE EXE<br>MEM TO TAPE | ECUTION BLOCK | | | 120<br>121<br>122<br>123 | 1800<br>1802<br>1805 | A9 AI<br>8D E0<br>20 32 | 17 | DUMPT | LDA<br>STA<br>JSR IM | ⇔\$AD<br>VEB<br>YTVEB | LOAD ABSOLUTE INST | | | 124<br>125 | 1808 | A9 27 | | ; | LDA | \$\$27 | TURN OFF DATAIN PB5 | | | 126<br>127<br>128 | 180A<br>180D<br>180F | 8D 48<br>A9 BF<br>8D 43 | 7 | | STA<br>LDA<br>STA | SBD<br>⇔\$BF<br>PBDD | CONVERT PB7 TO OUTPUT | | | 129<br>130<br>131 | 1812<br>1814 | A2 64<br>A9 16 | | ;<br>DUMPT1 | LDX<br>LDA | ⇔\$64<br>⇔\$16 | 100 CHARS<br>SYN CHAR1S | | | 132<br>133<br>134 | 1816<br>1819<br>181A | 20 7F<br>CA<br>DO F8 | | | JSR<br>DEX<br>BNE | DUMPT1 | | | | 135<br>136 | 1014 | DO FO | , | ; | Lit 1tm | 1010 11 | | | | 137<br>138<br>139 | 1810<br>181E | A9 26<br>20 76 | | ; | LDA<br>JSR | #/◆<br>GUTCHT | START CHAR | | | 140<br>141 | 1821<br>1824 | AD F9 | | | LDA<br>JSR | ID<br>OUTBT | OUTPUT ID | | | 142<br>143<br>144 | 1827<br>182A | AD F5 | 19 | ; | LDA<br>JSR<br>LDA | SAL<br>OUTBTC<br>SAH | OUTPUT STARTING<br>ADDRESS | | | 145<br>146<br>147 | 182D<br>1830 | AD F6 | | ; | JSR | CUTBTC | | | | 148<br>149<br>150<br>151<br>152 | 1833<br>1836<br>1839<br>1830<br>1835 | AD EI CD F7 AD EB ED F8 90 24 | 7 17<br>E 17<br>B 17 | DUMPT2 | LDA<br>CMP<br>LDA<br>SBC<br>BCC | VEB+1<br>EAL<br>VEB+2<br>EAH<br>DUMPT4 | CHECK FOR LAST<br>DATA BYTE | | | 153<br>154 | 1841 | A9 2F | = | 5 | LDA | <b>9</b> // | DUTPUT END OF DATA CHR | | | 155<br>156<br>157<br>158<br>159 | 1843<br>1846<br>1849<br>1840<br>1846 | 20 76<br>AD 61<br>20 61<br>AD 63 | 7 17<br>l 19<br>3 17 | | JSR<br>LDA<br>JSR<br>LDA<br>JSR | OUTCHT<br>CHKL<br>OUTBT<br>CHKH<br>OUTBT | LAST BYTE HAS BEEN<br>OUT PUT NOW OUTPUT<br>CHKSUM | | | 160<br>161 | 1050 | 00.00 | | ;<br>; | L DV | 44 <b>0</b> 00 | 2 CHAR1S | | | 162<br>163<br>164<br>165 | 1852<br>1854<br>1856<br>1859 | A2 08<br>A9 00<br>20 76<br>CA | 1 | DUMPT3 | LDX<br>LDA<br>JSR<br>DEX | #\$02<br>#\$04<br>BUTCHT | EOT CHAR | | | 166<br>167 | 185A | DO F | 3 | ; | BNE | DUMPT3 | | 6 | CARD #<br>220<br>221 | LOC<br>18BE<br>1800 | CODE<br>DO D1<br>FO F3 | | BNE<br>BEQ | SYNC<br>LOADT4 | | PAGE | 7 | |----------------------------------------|----------------------------------------------|----------------------------------------------------------------------|-----------------------|----------------------------------------|----------------------------------------------------|------------------------------------------------------------------|--------|----| | 222<br>223<br>22 <b>4</b> | 1802<br>1805 | 20 F3 19<br>CD F9 17 | | JSR<br>CMP<br>BEQ | RDBYT<br>ID<br>LOADT5 | READ ID FROM TAPE<br>COMPARE WITH REQUESTED | D ID | | | 22 <b>5</b><br>22 <b>6</b><br>227 | 1808<br>180A<br>180D | F0 0D<br>AD F9 17<br>C9 00<br>F0 06 | | LDA<br>CMP<br>BEQ | ID<br>#\$00<br>LDADT5 | DEFAULT OO READ RECOR<br>ANYWAY | | | | 228<br>229<br>230<br>231 | 180F<br>18D1<br>18D3<br>18D5 | C9 FF<br>F0 17<br>D0 9C | | CMP<br>BEQ<br>BME | ≎\$FF<br>LOADT6<br>LOADT | DEFAULT FF IGNOR SA DI<br>TAPE | ч | | | 233<br>232 | 1807 | | ;<br>LOADT5 | | RDBYT | GET SA FROM TAPE | | 1. | | 234<br>235<br>236<br>237<br>238<br>239 | 18DA<br>18DD<br>18E0<br>18E3<br>18E6<br>18E9 | 20 4C 19<br>8D ED 17<br>20 F3 19<br>20 4C 19<br>8D EE 17<br>4C F8 18 | ţ | JSR<br>STA<br>JSR<br>JSR<br>STA<br>JMP | CHKT<br>VEB+1<br>RDBYT<br>CHKT<br>VEB+2<br>LOADT7 | SAVX IN VEB+1,2 | | | | 240<br>241<br>242<br>243 | 18EC<br>18EF<br>18F2 | 20 F3 19<br>20 4C 19<br>20 F3 19 | .CADT6 | JSR<br>JSR<br>JSR | RDBYT<br>CHKT<br>RDBYT | GET SA BUT IGHORE | | | | 244<br>245 | 18F5 | 20 40 19 | • | JSR | CHKT | | | | | 246<br>247<br>248 | 18F8<br>18FA | A2 02<br>20 24 1A | ;<br>LOADT7<br>LOAD13 | | #\$02<br>RDCHT<br>#′∕ | GET 2 CHARS<br>GET CHAR(X)<br>LOOK FOR LAST CHAR | | | | 249<br>250<br>251<br>252<br>253 | 18FD<br>18FF<br>1901<br>1904<br>1906 | C9 2F<br>F0 14<br>20 00 1A<br>D0 23<br>CA | | BEQ<br>JSR<br>BNE<br>DEX | LOADTS<br>PACKT<br>LOADT9 | CONVERT TO HEX<br>Y=1 NON-HEX CHAR | | | | 254<br>25 <b>5</b> | 1907 | DO F1 | ; | BME | LOAD13 | | | | | 256<br>257<br>258<br>2 <b>5</b> 9 | 1909<br>1900<br>190F<br>1912 | 20 4C 19<br>4C EC 17<br>20 EA 19<br>4C F8 18 | LOAD12 | JSR<br>JMP<br>JSR<br>JMP | CHKT<br>VEB<br>IMCVEB<br>LOADT7 | COMPUTE CHECKSUM<br>SAVX DATA IN MEMORY<br>INCREMENT DATA POINTE | ER' | | | 260<br>261<br>262<br>263<br>264<br>265 | 1915<br>1918<br>191B<br>191D<br>1920 | 20 F3 19<br>CB E7 17<br>D0 0C<br>20 F3 19<br>CD E8 17<br>D0 04 | Сонртз | JSR<br>CMP<br>BNE<br>JSR<br>CMP<br>BNE | RDBYT<br>CHKL<br>LOADT9<br>RDBYT<br>CHKH<br>LOADT9 | END OF DATA COMPARE ( | CHKSUM | | | 266<br>267<br>268<br>269 | 1923<br>1925<br>1927 | A9 00<br>F0 02 | ; | LDA<br>BEQ | #\$00<br>L⊡AD10 | NORMAL EXIT | | | | 270<br>271 | 1929<br>192B | 85 FA | LOADT9<br>LOAD10 | | ##FF<br>POINTL | ERROR EXIT | | | | CADR | <b>⇔ L</b> OC | CODE | CAI | RD | | | PAGE | 8 | | 276<br>273<br>274 | 192I<br>192F | ) 85 FB | | STA<br>JMP | POINTH<br>START | | | | | CARD #<br>220<br>221 | LOC<br>18BE<br>1800 | CODE<br>DO D1<br>FO F3 | | BNE<br>BEQ | SYNC<br>LOADT4 | Pi | AGE | 7 | |----------------------------------------|--------------------------------------|----------------------------------------------------------------|-----------------------|----------------------------------------|----------------------------------------------------|-----------------------------------------------|------|----| | 222<br>223<br>224<br>225 | 1802<br>1805<br>1808 | 20 F3 19<br>CD F9 17<br>F0 OD | LOAD11 | JSR<br>CMP<br>BEQ | RDBYT<br>ID<br>LOADT5 | READ ID FROM TAPE<br>COMPARE WITH REQUESTED | ΙD | | | 226<br>227<br>228 | 18CA<br>18CD<br>18CF | AD F9 17<br>C9 00<br>F0 06 | | LDA<br>CMP<br>BEQ | ID<br>⇔\$00<br>L⊡ADT5 | DEFAULT 00 READ RECORD<br>ANYWAY | | | | 229<br>230<br>23 <b>1</b> | 18D1<br>18D3<br>18D5 | C9 FF<br>F0 17<br>D0 9C | | CMP<br>BEQ<br>BNE | ≎\$FF<br>LOADT6<br>LOADT | DEFAULT FF IGNOR SA ON<br>TAPE | | | | 232<br>233<br>234 | 18D7<br>18DA | 20 F3 19<br>20 40 19 | ,<br>LOADT5 | JSR<br>JSR | RDBYT<br>CHKT | GET SA FROM TAPE | | 1. | | 235<br>236<br>237<br>239<br>239 | 18DD<br>18E0<br>18E3<br>18E6<br>18E9 | SD ED 17<br>20 F3 19<br>20 4C 19<br>8D EE 17<br>4C F8 18 | ţ | STA<br>JSR<br>JSR<br>STA<br>JMP | VEB+1<br>RDBYT<br>CHKT<br>VEB+2<br>LOADT7 | SAVX IN VEB+1,2 | | | | 240<br>241<br>242 | 18EC<br>18EF | 20 F3 19<br>20 40 19 | , парте | JSR<br>JSR | 'RDBYT<br>CHKT | GET SA BUT IGNORE | | | | 243<br>244<br>245 | 18F2<br>18F5 | 20 F3 19<br>20 4C 19 | ; | USR<br>USR | RDBYT<br>CHKT | | | | | 246<br>247 | 18F8 | A2 02 | ;<br>LOADT7<br>LOAD13 | | ≎\$02<br>RDCHT | GET 2 CHARS<br>GET CHAR(X) | | | | 248<br>249<br>250 | 18FA<br>18FD<br>18FF | 20 24 1A<br>C9 2F<br>F0 14 | COUNTY | OMP<br>BEQ | # <sup>2</sup> /2<br>LOADT8 | LOOK FOR LAST CHAR | | | | 251<br>252<br>253 | 1901<br>1904<br>1906 | 20 00 1A<br>DO 23<br>CA | | USR<br>BNE<br>DEX | PACKT<br>LOADT9 | CONVERT TO HEX<br>Y=1 NON-HEX CHAR | | | | 254<br>25 <b>5</b> | 1907 | DO F1 | ; | BME | LOAD13 | COMPUTE CHECKSUM | | | | 256<br>257<br>258<br>259 | 1909<br>1900<br>190F<br>1912 | 20 4C 19<br>4C EC 17<br>20 EA 19<br>4C F8 18 | LOAD12 | JSR<br>JMP<br>JMP | CHKT<br>VEB<br>INCVEB<br>LOADT7 | SAVX DATA IN MEMDRY<br>INCREMENT DATA POINTER | | | | 260<br>261<br>262<br>263<br>264<br>265 | 1915<br>1918<br>191B<br>191D<br>1920 | 20 F3 19<br>CD E7 17<br>D0 0C<br>20 F3 19<br>CD E8 17<br>D0 04 | ∟́⊡Арт8 | JSR<br>CMP<br>BNE<br>JSR<br>CMP<br>BNE | RDBYT<br>CHKL<br>LOADT9<br>RDBYT<br>CHKH<br>LOADT9 | END OF DATA COMPAÑE CH | (SUM | | | 266<br>267<br>268 | 1923<br>1925<br>1927 | A9 00<br>F0 02 | | LDA<br>BEQ | ≎\$00<br>L⊡AD10 | NORMAL EXIT | | | | 269<br>270<br>271 | 1929<br>1928 | 85 FA | ,<br>LOADT9<br>LOAD10 | | #SFF<br>POINTL | ERROR EXIT | | | | | * LOC | CODE | CAI | RD<br>STA | нтигоч | | PAGE | 8 | | 278<br>273<br>274 | 192F | | ;<br>; | JMP | START | | | | ``` CARD # LOC CODE CARD 276 277 SUBROUTINES FOLLOW 278 279 SUB TO MOVE SA TO VEB+1,2 280 281 1932 AD F5 17 INTVEB LDA SAL 1935 282 8D ED 17 VEB+1 STA AD F6 17 283 1938 LDA SAH 284 193B 8D EE 17 STA VEB+2 A9 60 285 193E LDA #$60 RTS INST 286 1940 8D EF 17 STA VEB+3 A9 00 287 1943 LDA #$00 CLEAR CHKSUM AREA 288 1945 8D E7 17 STA CHKL 1948 289 8D E8 17 STA CHKH 290 194B 60 RTS 291 ÷ 292 COMPUTE CHKSUM FOR TAPE LOAD 293 ş RTH USES Y TO SAVX A 294 295 194C A8 CHKT TAY 296 194D 18 CLC 297 194E 6D E7 17 CHKL ADC 1951 298 8D E7 17 STA CHKL AD E8 17 299 1954 LDA CHKH 300 1957 69 00 ADC **00 301 1959 8D E8 17 STA CHKH 302 1950 98 TYA 303 195D 60 RTS 304 305 OUTPUT ONE BYTE USE Y 306 TO SAVE BYTE 307 308 195E 20 40 19 GUTBTC USR CHKT COMP CHKSUM 309 SAVX DATA BYTE 1961 A8 DUTBT TAY 310 1962 4A LSR Ĥ SHIFT OFF LSD 311 1963 414 LSR A 1964 48 312 LSR Ĥ 313 1965 49 LSR 20 6F 19 314 1966 JSR HEXOUT GUT PUT MSD 315 1969 98 TYA 1968 20 6F 19 316 JSR HEXOUT GUT PUT LSD 317 196D 98 TYA 318 196E RIS 319 ş 320 CONVERT LSD OF A TO ASCII 321 ş AND QUIPUT TO TAPE 322 353 196F 89 OF HEXOUT AND ##0F 324 1971 09 0A OMP ##0A 325 1973 18 CLC 326 1974 30 08 BMI HEX1 327 1976 69 07 ADC ##07 ``` ``` CARD CARD # LOC CODE HEX1 ADC #$30 328 1978 69 30 329 DUTPUT TO TAPE DNE ASCII 330 CHAR USE SUB'S ONE + ZRO 331 335 333 1978 8E E9 17 DUTCHT STX SAVX SAVX+1 334 197D 80 EA 17 STY 1980 #$08 START BIT 335 A0 08 LDY DNE 336 1988 20 9E 19 CHT1 JSR GET DATA BIT 1985 48 LSR Ĥ 337 CHTS 338 1986 B0 06 BCS 20 9E 19 DME DATA BIT=1 1988 JSR 339 40 91 19 340 198B JMP CHT3 JSR ZRO DATA BIT=0 20 04 19 CHTS 341 198E 1991 20 04 19 JSR ZRO 348 CHT3 DEY 1994 343 88 1995 BHE CHT1 344 DO EB AE E9 17 SAVX 1997 \cup \mathbb{D} \times 345 AC EA 17 LDY SAVX+1 1999 346 347 199D 6.0 RTS 348 349 QUIPUT 1 TO TAPE 350 9 PULSES 138 MICROSEC EACH 351 352 LDX #$09 353 1995 A2 09 DNE SAVX A 354 1980 48 PHA CLKRDI WAIT FOR TIME DUT 355 20 47 17 DNE1 BIT 1981 356 1994 10 FB BPL ONE1 A9 7E LDA #126 357 1996 358 19A8 8D 44 17 STA CLKIT ##A7 359 LDA 19AB A9 A7 STA SBD SET PB7=1 360 1940 8D 48 17 20 47 17 CLKRBI 361 19B0 DMES. BIT 10 FB ONE 2 19B3 BPL 368 363 19B5 A9 7E LDA #126 364 1987 8D 44 17 STA CLK1T 365 19BA A9 27 LDA #$27 RESET PB7=0 8D 42 17 STA SBD 366 1980 DEX 367 19BF CA DO DE BNE JME 1 368 1900 PLA 369 1908 68 370 1903 60 RTS 371 ' 372 OUTPUT O TO TAPE 373 ; 6 PULSES 207 MICROSEC EACH 374 375 LDX #$06 ZRO 376 1904 A2 06 SAVK A 377 1906 PHA 48 20 47 17 ZRO1 BIT CLKRDI 378 1907 10 FB BFL ZR01 379 190A ``` ``` CARD # LDC CODE CARD A9 C3 LDA #195 380 1900 190E 381 8D 44 17 STA CLK1T 382 19D1 A9 A7 LDA #367 383 19D3 8D 48 17 STA SET PB7=1 SBD 384 1906 20 47 17 ZRO2 BIT CLKRDI 385 1909 10 FB BPL ZRO2 386 19DB A9 03 LDA #195 387 19DD 8D 44 17 STA CLK1T 388 19E 0 A9 27 LDA #$27 389 19E2 SD 42 17 STA RESET PB7=0 SBD 390 19E5 CA DEX 391 19E6 DO DF BME ZR01 398 1958 68 PLA RESTORE A 393 19E9 60 RITS 394 ş 395 SUB TO INC VEB+1,2 ÷ 396 397 19EA EE ED 17 INCVEB INC VEB+1 398 19ED DO 03 BME INCVE1 399 19EF EE EE 17 INC AEB+5 400 19F2 60 INCVE1 RTS 401 ş 402 SUB TO READ BYTE FROM TAPE 403 20 24 1A 404 19F3 RDBYT JSR RDOHT 4.05 19F6 20 00 1A JSR PACKT 19F9 406 20 24 18 RDBYT2 JSR RDOHT 407 19FC 20 00 19 JSR PACKT 4.08 19FF 60 RTS 4 0 9 ÷ 410 PACK A≕ASCII INTO SAVX ÷ 411 ÷ AS HEX DATA 412 1800 09 30 413 PACKI CMP #$30 414 1808 30 1E BMI PACKT3 415 1804 09 47 OMP #$47 10 18 416 1806 BPL PACKT3 417 1808 09 40 OMP ##40 418 190a 30 03 BMI PACKT1 419 1900 18 CLC 420 1900 69 09 ADC ##09 421 180F PACKT1 ROL 2A A 422 1A10 ROL 28 Ĥ 423 1811 28 ROL 28 484 1812 ROL Ã 425 1913 A0 04 LDY #$04 2A PACKT2 ROL 426 1815 Ĥ 427 ROL 1816 2E E9 17 SAVX 428 1919 88 DEY D0 F9 429 1A1A PACKTS BNE 430 1810 AD E9 17 LDA SAVX 181F Y=0 VALID HEX CHAR 431 90 00 LDY #$00 ``` ``` CODE CARD # LOC CARD Y=0 VALID HEX RIS 1981 60 432 Y=1 NOT HEX 08 PACKT3 INY 433 1822 RIS 1823 6.0 434 435 GET 1 CHAR FROM TAPE AND RETURN 436 WITH CHAR IN A USE SAVX+1 TO ASM CHAR 437 438 439 1824 SE EB 17 RDCHT STX SAVX+2 READ 3 BITS LIDX 8030 1927 80 SA 440 GET NEXT DATA BIT 20 41 19 RDCHT1 JSR RDBIT 441 1829 RIGHT SHIFT CHAR SAVX+1 LSE 442 1880 4E EA 17 ORA SAVX+1 OR IN SIGN BIT 443 192F 0D EA 17 REPLACE CHAR SAVX+1 8D EA 17 STA 444 1A32 DEX 1835 445 CA D0 F1 BME RDCHT1 446 1836 447 MOVE CHAR INTO A 1938 AD EA 17 LDA SAVX+1 448 SHIFT OFF PARITY ROL Ħ 449 183B 88 LSR Ĥ 450 48 1930 SHVX+8 451 183D AE EB 17 LDX RTS 458 1840 60 453 THIS SUB GETS ONE BIT FROM : 454 TAPE AND RETURNS IT IN SIGN OF A 455 456 SBD WAIT FOR END OF START BIT RDBIT BIT 457 20 42 17 1941 458 1844 10 FB BPL RDBIT GET START BIT TIME CLKRDT LDA 459 1A46 AD 46 17 A=256-T1 1849 AD FF LDY #BFF 460 SET UP TIMER CLK64T 461 184B 80 46 17 STY 462 184E A0 14 LDY #$14 463 DELAY 100 MICROSEC RDBITS DEY 464 1950 98 465 1951 DO FD BNE BDBITS 466 RDBITS BIT \mathbb{S}BD 1853 20 42 17 467 WALT FOR NEXT START BIT 30 FB RDBITE 468 1856 BMI 469 1858 SEC 470 38 (256-T1) - (256-T2) = T2-T1 CLKRDT 471 1859 ED 46 17 SBC AO FE LBY ##FF 1850 472 SET UP TIMER FOR NEXT BIT CLK64T 473 195E 80 46 17 STY 474 475 1H61 A0 07 LDY #$07 DELAY 50 MICROSEC RDBIT4 DEY 476 1863 88 DO FD BME RDBIT4 477 1964 478 COMPLEMENT SIGN OF A 49 FF EOR ##FF 479 1866 MASK ALL EXCEPT SIGN 1868 29 80 OMA #$80 480 RIS 481 1969 60 ``` ``` CARD # LOC CODE CARD 483 484 DIAGNOSTICS 485 MEMORY 486 PLLCAL 487 488 489 490 PLLCAL OUTPUT 166 MICROSEC 491 PULSE STRING 498 493 A9 27 186B PLLCAL LDA #$27 494 186D 8D 42 17 STA TURN OFF DATIN PB5=1 SBD 495 1870 A9 BF LDA ##BF CONVERT PB7 TO OUTPUT 496 1872 8D 43 17 STA PBDD 497 498 1875 20 47 17 PLL1 BIT CLKRDI 499 1A78 10 FB BPL PLL1 500 1879 89 9A WAIT 166 MICRO SEC LDA #154 501 1970 80 44 17 STA CLK1T 502 187F A9 A7 LDA ##8A7 OUTPUT PB7=1 503 1881 8D 48 17 STA SBD 504 505 1884 20 47 17 PLLE BIT CLKRDI 506 1887 10 FB PLLE BPL 507 1889 A9 9A LDA #154 508 1A8B 8D 44 17 STA CLK1T 509 188E A9 27 LDA #$27 PB7=0 510 1890 8D 42 17 STA SBD 511 1893 40 75 1A JMP PLL1 512 513 514 INTERRUPTS PAGE 27 515 516 1896 *=*+$0164 RESERVED FOR TEST NMIP27 .WORD PLLCAL RSTP27 .WORD PLLCAL IRQP27 .WORD PLLCAL 517 1BFA 6B 1A 518 18FC 6B 1A 519 1BFE 6B 1A 520 ``` | CARD #<br>522 | LOC | CODE<br>: | CARD<br>: | | | | 4 | |-----------------|-----|-----------|-----------|----------|---------|---------|---------| | 523 | | | i | | | | | | 524 | | | | | | | | | 525 | | | | | | 800000 | 000000 | | 526 | | | i | 666666 | 555555 | 333333 | 0 0 | | 527 | | | | 6 | 5 | 3<br>3 | 0 0 | | 528 | | | , | 6 | 5 | 3333333 | 0 0 | | 529 | | | | <u> </u> | 555555 | 3 - 3 | 0 0 | | 530 | | | , | 6 6 | 5<br>5 | 3 | 0 0 | | 531 | | | | 6 6 | | 333333 | 000000 | | 532 | | | | 666666 | 555555 | 000000 | 000000 | | 533 | | | • | | | | | | 534 | | | • | | | | | | 535 | | | , | | 000000 | 000000 | 555555. | | 536 | | | , | | 0 0 | 0 0 | 2 | | 537 | | | | | 0 0 | 0 0 | 2 | | 538 | | | • | | 0 0 | 0 0 | 22222 | | 53 <del>9</del> | | | • | | 0 0 | 0 0 | 5 | | 540 | | | • | | 0 0 | 0 0 | 2 | | 541 | | | , | | 000000 | 000000 | 555555 | | 542 | | | | | üüüüüüü | 000000 | | | 543 | | | • | | | | | | | | | | | | | | | CARD # LOC<br>545<br>546<br>547 | CODE | CARD<br>; | | |---------------------------------------------------------------------------|------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 548<br>549<br>550<br>551 | | ; | COPYRIGHT<br>MOS TECHNOLOGY INC.<br>DATE OCT 13 1975 REVE | | 552<br>553<br>554<br>555 | | KIM | :TTY INTERFACE<br>:KEYBOARD INTERFACE<br>:7 SEG 6 DIGIT DISPLAY | | 556<br>557<br>558<br>559<br>560<br>561<br>562<br>563<br>564<br>565<br>566 | | ; TTY C'; | IDS: G GOEXEC CR OPEN NEXT CELL LF OPEN PREV. CELL . MODIFY OPEN CELL SP OPEN NEW CELL L LOAD (OBJECT FORMAT) Q DUMP FROM OPEN CELL ADDR TO HI LIMIT RO RUB OUT — RETURN TO START (KIM) ((ALL ILLEGAL CHAR ARE IGNORED)) | | 567<br>568<br>569<br>570<br>571<br>572<br>573<br>574<br>575<br>576 | | ; AI<br>; DA<br>; SI<br>; RS | IRD CMDS: IDR SETS MODE TO MODIFY CELL ADDRESS ITA SETS MODE TO MODIFY DATA IN OPEN CELL IEP INCREMENTS TO NEXT CELL IT SYSTEM RESET IN GOEXEC IOP \$1000 CAN BE LOADED INTO NMIV TO USE STOP FEATURE DISPLAY PC | | 578<br>579<br>580<br>581<br>582 | | ; CL | OCK IS MOT DISABLED IN SIGMA 1 | ``` CARD CARD ⇔ LOC CODE +=$1000 584 1000 585 ÷ 586 KIM ENTRY VIA STOP (NMI) 1000 85 F3 SAVE STA 800 587 OR BRK (IRQ) 588 1002 68 PLA 589 1003 85 F1 STA PREG KIM ENTRY VIA JSR (A LOST) 590 1005 68 SAVE1 PLA PCL 85 EF STA 591 1006 POINTL 592 1008 85 FA STA PLA 593 100A 68 594 100B 85 F 0 STA PCH 85 FB POINTH 595 STA 100D 596 100F 84 F4 SAVE2 STY YREG 86 F5 XRE6 597 1011 STX 598 1013 BA TSX SPUSER 599 1014 86 F2 STX 600 1016 20 88 1E JSR INITS 601 1019 40 4F 10 JMP START 602 NON-MASKABLE INTERRUPT TRAP 6.03 1010 60 FA 17 MMIT JMP (MMIV) INTERRUPT TRAP 60 FE 17 IRQT JMP (IRQV) 604 101F 6.05 ##FF KIM ENTRY VIA RST 6.06 1022 A2 FF RST LDX ZXT 1024 98 607 608 1025 86 F8 STX SPUSER INITS 20 88 1E JSR 1027 609 610 611 102A A9 FF DETOPS LDA ##FF COUNT START BIT 612 ZERO CNTH30 613 1020 8D F3 17 STA CNTH30 ## B 0 1 MASK HI ORDER BITS A9 01 LDA 614 102F BIT SAD TEST 615 1031 20 40 17 DET1 START KEYBD SSW TEST BNE 616 1034 DO 19 30 F9 START BIT TEST BMI DET1 617 1036 618 1038 A9 FC LDA ##FC THIS LOOP COUNTS 103A DETS CLC 619 18 *$01 THE START BIT TIME 620 103B 69 01 ADC BCC DET2 621 103D 90 03 EE F3 17 INC CNTH30 688 103F CHECK FOR END OF START BIT 623 1042 AC 40 17 DET2 LDY SAD 1045 10 F3 BPL DETS 624 6.25 1047 8D F2 17 STA CNTE30 #$08 104A A2 09 LDX 626 GET REST OF THE CHAR 627 1040 20 6A 1E JSR GET5 TEST CHAR HERE 628 629 630 631 632 633 MAKE TTYZKB SELECTION 634 635 ``` ``` CARD # LOC CODE CARD 104F 20 80 1E 636 START USR INIT1 1052 637 A9 01 LDA ##01 638 1054 20 40 17 BIT SAD 639 1057 D0 1E BME TTYKB 640 1059 20 2F 1E JSR CRLF PRT OR LE 641 1050 A2 0A LDX ## 0A TYPE BUT KIM 648 105E 20 31 1E JSR PRIST 643 1061 40 AF 1D JMP SHOW1 644 645 1064 A9 00 CLEAR LDA #$00 646 1066 85 F8 STA CLEAR INPUT BUFFER INL 647 1068 85 F9 STA INH 1069 648 20 5A 1E READ GETCH . ISR GET CHAR 649 106D 09 01 CMP #801 650 106F F0 06 BEQ TTYKB 651 1071 20 AC 1F JSR PACK 652 1074 40 DB 1D JIMP SCAN 653 654 MAIN ROTINE FOR KEY BOARD 655 AND DISPLAY 656 657 1077 20 19 1F TTYKB USR SCAND IE H=0 NO KEY 658 107A D0 D3 BNE START 659 1070 89 01 TTYKB1 LDA #$01 660 107E 20 40 17 BIT SAD 561 1081 F0 00 BEQ START 662 1083 20 19 1F JSR SCAND 663 1086 F0 F4 BEQ T. JKB1 1088 664 20 19 1F JBR SUMME 665 108B FO EF BEQ TireB1 666 667 108D 20 6A 1F GETK JSR GETKEY 668 1090 09 15 CNP #315 669 1092 10 BB EFL START 670 1094 09 14 OMP #314 671 1096 F0 44 4.0 POOMD DISPLAY PC 672 1098 09 10 CMP #$10 ADDR MODE=1 673 1098 F0 20 BEI ADDRM 674 1090 09 11 CMP #$11 DATH MODE=1 675 109E F0 20 BEQ DATAM 676 1CA0 09 12 OMP #$12 STEP 677 1098 F0 2F BEQ STEP 678 10A4 09 13 CMP #$13 RUN F0 31 679 1086 BEQ GOV 680 1098 DATA SHIFT CHAR INTO HIGH 0A ASL \Theta 681 1089 0A ASL ORDER MIBBLE 682 1099 0A Ĥ ASL 683 1CAB ÛĤ ASL 1090 85 FC 684 TEMP STORE IN TEMP STA 685 10AE A2 04 LDX ##804 686 10B0 A4 FF DATA1 LDY MODE TEST MODE 1=ADDR 687 10B2 D0 0A BNE ADDR MODE=0 DATA ``` ``` CODE CARD CARD # LOC LDA (POINTL),Y GET DATA 688 10B4 B1 FA SHIFT CHAR 06 FC ASL 689 10B6 SHIFT DATA ROL 690 1CBS 28 (POINTL),Y STORE OUT DATA 10B9 91 FA STA 691 692 10BB 40 03 10 JMP SATAG 693 SHIFT CHAR ADDR ASL 0A 694 10BE ROL POINTL SHIFT ADDR 695 10BF 26 FA SHIFT ADDR HI 26 FB ROL POINTH 696 1001 OB DATAS DEX 697 1003 DATA1 DO 4 TIMES BNE 1004 DO EA 698 SMATAG EXIT HERE 1006 F0 08 BEQ 699 700 ##01 1008 A9 01 ADDRM LDA 701 DATAM1 BME 702 1008 D0 08 703 #$00 DATAM LDA 7.04 1000 A9 00 100E 85 FF DATAM1 STA MODE 7.05 START 10D0 40 4F 10 DATAMS JMP 706 707 INCET JSR 10D3 20 63 1F STEP 7.08 START JMP 709 10D6 40 4F 10 710 JMP GOV GUEXEC 1CD9 4C C8 1D 711 712 713 DISPLAY PO BY MOVING 714 PO TO POINT 715 716 POOMD LDA PCL 1 CDC A5 EF 717 POINTL STA 718 10DE 85 FA 85 F 0 LDA PCH 719 1CEO POINTH 85 FB STA 720 1CE2 JMP START 40 4F 10 721 10E4 722 LOAD PAPER TAPE FROM TTY 4 723 724 LOOK FOR FIRST CHAR JSR GETCH 725 10E7 20 5A 1E LOAD SMICOLON C9 3B OMP ##3B 726 1CEA LOAD D0 F9 BME 1CEC 727 #$00 A9 00 COADS LDA 728 1CEE CHKSUM STA 10F0 85 F7 729 10F2 CHKHI 85 F6 STA 730 731 GET BYTE ONT JSR GETBYT 10F4 20 9D 1F 732 SAVE IN X INDEX TAK 733 10F7 AA COMPUTE CHKSUM 10F8 20 91 1F JSR CHK 734 735 GET ADDRESS HI JSR GETBYT 20 9D 1F 736 10FB STA HIMIDS 35 FB 737 1 CFE 20 91 1F JSR CHK 738 1D00 GET ADDRESS LO GETBYT 739 1D03 20 9D 1F JSR ``` ``` CARD # LOC CODE CARD 740 1D06 95 FA STA POINTL 741 1D08 20 91 1F JSR CHK 742 743 1 D 0 B 8A TXA IF CMT=0 DOMT 744 1.000 F0 0F BEQ LOAD3 GET ANY DATA 745 746 100E 20 9D 1F LOAD2 JSR GET DATA GETBYT 747 1D11 91 FA STA (POINTL), Y STORE DATA 748 1D13 20 91 1F JSR CHK 749 1D16 20 63 1F JSR INCRT NEXT ADDRESS 750 1D19 OB DEX 751 101A D0 F2 BNE COADS 752 1D10 E8 INX X=1 DATA RECORD 753 X=0 LAST RECORD 754 1 D 1 D 20 9D 1F LOADS JSR GETBYT COMPARE CHKSUM 755 1026 C5 F6 OMP CHKHI 756 1D88 DO 17 BME LOADE1 757 1024 20 9D 1F JSR GETBYT 758 1027 05 F7 CMP CHKSUM 759 1D29 DO 13 BME LOADER 760 761 1D2B 88 TXA X=0 LAST RECORD 768 1D20 DO B9 BME LOAD 763 764 1D2E AS 00 LOAD7 LDX #$0C X-OFF KIM 765 1D30 A9 27 LOADS LDA #$27 766 1D32 8D 42 17 STA SBD DISABLE DATA IN 767 1D35 20 31 1E JSR PRIST 768 1D38 40 4F 10 JMP START 769 770 1D3B 20 9D 1F LOADE1 JSR GETBYT DUMMY 771 1D3E A2 11 LOADER LDX #第11 X-OFF ERR KIM 772 1D40 DO FE BME LOADS 773 774 DUMP TO TTY 775 FROM OPEN CELL ADDRESS 776 TO LIMHL, LIMHH 777 778 1D48 A9 00 DUMP LDA #$00 779 1D44 85 F8 STA INL 780 1046 85 F9 STA TNH CLEAR RECORD COUNT 781 1D48 A9 00 DUMP 0 LDA #$00 788 1D48 85 F6 STA CHKHI CLEAR CHKSUM 783 1B40 85 F7 STA CHKSUM 784 785 1D4E 20 2F 1E DUMP 1 JSR CRLF PRINT OR LF 786 1D51 99 3B LDA ##3B PRINT SMICOLON 787 1D53 20 A0 1E JSR DUTCH 788 1056 AS FA LDA POINTL TEST POINT OF OR ET 789 1D58 OD F7 17 HI LIMIT GO TO EXIT OMP EAL 790 1D5B A5 FB LDA POINTH 791 1D5D ED F8 17 SBC EAH ``` ``` CARD CARD # LOC CODE BOO DUMP4 90 18 798 1D60 793 PRINT LAST RECORD ## 0 0 B LDA 794 1D62 A9 00 PRIBYT 0 BYTES JSR 20 3B 1E 795 1064 OPEN JSR 796 1D67 20 00 1F PRTPHT 20 1E 1E JSR 797 1D68 798 PRINT CHKSUM LDA CHKHI A5 F6 799 1D6D FOR LAST RECORD JSR PRIBYI 800 1D6F 20 3B 1E LDA CHKSUM A5 F7 1072 801 PRIBYI 802 1074 20 3B 1E JSR JMP CLEAR 803 1077 40 64 10 804 PRINT 24 BYTE CHT DUMP4 #18 ITA 8 0 5 1070 A9 18 SAVE AS INDEX TAX 99 806 1070 JSR PRIBYI 807 1D7D 20 3B 1E JSR CHK 1D80 20 91 1F 808 JSR PRIPHT 20 1E 1E 1D83 809 810 PRINT 24 BYTES # 100 LDY 1086 A0 00 DUMP2 811 (POINTL),Y GET DATA B1 FA LDA 812 1D88 PRIBYT JSR PRINT DATA 20 3B 1E 1D8A 813 COMP CHKSUM JSR CHK 814 1D8D 20 91 1F INCREMENT POINT INCRT JSR 815 20 63 1F 1D90 DEX 1D93 CA 816 BNE DUMPS D0 F0 1D94 817 818 CHKHI PRINT CHKSUM LDA A5 F6 819 1D96 1D98 20 3B 1E JSR PRIBYT 820 CHKSUM LDA 821 1D9B A5 F7 20 3B 1E JSR PRIBYT 1D9D 855 INCREMENT RECORD CHT INC THE E6 F8 823 1 DA 0 BNE DUMP3 D0 02 824 1DA2 INH 1D84 E6 F9 INC 825 DUMPO DUMP3 JMP 40 48 1D 826 1DA6 827 OPEN NEW CELL SPACE OPEN 20 CC 1F JSR 828 1D89 PRINT OR LF 1DAC 20 2F 1E SHOW JSR CRLF 829 PRIPHT JSR 1DAF 20 1E 1E SHCW1 830 PRT SPACE DUTSP JSR. 20 9E 1E 831 1DB2 PRINT DATA SPECIFIED #$00 1DB5 A0 00 LDY 838 (POINTL),Y BY POINT AD = LDA EXT LTIA 833 1DB7 B1 FA 1DB9 20 3B 1E JSR PRIBYI 834 PRT SPACE JSR DUTSP 835 idec 20 9E 1E JMP CLEAR 40 64 10 836 1DBF 837 OPEN NEXT CELL JSR INCRT 20 63 1F RTRN 838 1DC2 1005 40 AC 1D JMP SHOW 839 840 GOEXEC LDX SPUSER 96 F2 1008 841 98 TXS 842 1DCA PROGRAM RUNS FROM HTMIDS A5 FB LDA 843 1 DOB ``` | CARD :<br>844<br>845<br>846<br>847<br>848<br>850<br>851<br>852 | LOC<br>1DCD<br>1DCE<br>1DD0<br>1DD1<br>1DD3<br>1DD4<br>1DD6<br>1DD8<br>1DDA | CODE<br>48<br>A5 FA<br>48<br>A5 F1<br>48<br>A6 F5<br>A4 F4<br>A5 F3 | CAR | PHA<br>LDA<br>PHA<br>LDA<br>PHA<br>LDX<br>LDY<br>LDA<br>RTI | POINTL<br>PREG<br>XREG<br>YREG<br>ACC | OPEN CELL ADDRESS RESTORE REGS | |-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | 354<br>855<br>856<br>857<br>858<br>869<br>861<br>862<br>863<br>864<br>865<br>866<br>867<br>869 | 1DDB<br>1DDD<br>1DDF<br>1DE1<br>1DE3<br>1DE5<br>1DE7<br>1DE8<br>1DEB<br>1DEF<br>1DF1<br>1DF3<br>1DF5<br>1DF7<br>1DF9<br>1DFB | C9 20<br>F0 CA<br>C9 7F<br>F0 1B<br>C9 0D<br>F0 DB<br>C9 0A<br>F0 1C<br>C9 2E<br>F0 26<br>C9 47<br>F0 D5<br>C9 51<br>F0 0A<br>C9 4C<br>F0 09<br>4C 6A 1C | ;<br>SCAM | CMP BEQ CMP BEQ CBEQ CBEQ CBEQ CBEQ CBEQ CMP BEQ CMP BEQ CMP BEQ CMP | #820 SPACE #87F STV #80D RTRN #80A FEED #1. MODIFY #16 GOEXEC #10 DUMPV #1L LOADV READ | OPEN CELL RUB DUT (KIM) NEXT CELL PREV CELL MODIFY CELL GO EXEC DUMP FROM OPEN CELL TO HI LIMIT LOAD TAPE IGNORE ILLEGAL CHAR | | 872<br>873<br>874<br>975<br>976<br>877<br>978<br>879<br>881<br>882<br>883<br>884<br>885<br>986<br>988 | 1DFE<br>1E01<br>1E04<br>1E07<br>1E08<br>1E08<br>1E08<br>1E08<br>1E10<br>1E12<br>1E15<br>1E17<br>1E19<br>1E18 | 4C 4F 1C<br>4C 42 1D<br>4C E7 1C<br>38<br>A5 FA<br>E9 01<br>85 FA<br>B0 02<br>C6 FB<br>4C AC 1D<br>A0 00<br>A5 F8<br>91 FA<br>4C C2 1D | STV<br>DUMPV<br>LOADV<br>FEED<br>FEED1<br>;<br>MODIFY | LDA<br>STA<br>JMP | START DUMP LOAD POINTL \$01 POINTL FEED1 POINTH SHOW \$00 INL (POINTL),Y RTRN | DEC DOUBLE BYTE AT POINTL AND POINTH GET CONTENTS OF INPUT BUFF INL AND STOR IN LOC SPECIFIED BY POINT | ``` CARD CODE CARD # LOC SUBROUTINES FOLLOW 891 892 893 894 895 SUB TO PRINT POINTL, POINTH 896 1E1E A5 FB PRIPHT LDA POINTH 897 PRIBYT 898 1E20 20 3B 1E JSR 20 91 1F JSR CHK 899 1E23 POINTL 900 1E26 AS FA LDA PRIBYT JSR 20 3B 1E 901 1E28 20 91 1F JSR CHK 902 1E2B 903 1E2E 60 RTS 904 PRINT STRING OF ASCII CHAR FROM 905 TOP+X TO TOP 906 907 CRLF LDX #$07 1E2F AS 07 908 909 1E31 BD D5 1F PRIST LDA TOP .X DUTCH 910 1E34 20 A0 1E JSR DEX 911 1E37 CB PRIST STOP ON INDEX ZERO BPL 10 F7 912 1E38 6.0 PRT1 RTS 913 1838 914 PRINT 1 HEX BYTE AS TWO ASCII CHAR'S 915 916 PRIBYT STA TEMP 917 1E3B 85 FC SHIFT CHAR RIGHT 4 BITS 918 LSR 1E3D 4 FI Ĥ LSR Ĥ 919 1E3E 4A 920 1E3F 48 LSR 921 1E40 4 FI LSR HEXTA CONVERT TO HEX AND PRINT 20 40 1E JSR 922 1E41 1E44 AS FC LDA TEMP GET OTHER HALF 923 CONVERT TO HEX AND PRINT 924 1546 20 40 1E JSR HEXTA TEMP RESTORE BYTE IN A AND RETURN 1549 A5 FC LDA 925 926 1E4B 6.0 RIS 927 #$0F MASK HI 4 BITS 928 1E40 29 OF HEXTA HMD 1E4E CMP 230日 09 0A 989 930 1E50 18 OLO 30 08 931 1E51 BMI HEXTA1 1853 69 07 900 #107 ALPHA HEX 932 DEC HEX 933 1E55 69 30 HEXTAL ADC ##30 40 A0 1E JMP QUITCH PRINT CHAR 934 1.E57 935 GET 1 CHAR FROM TTY 936 RETURN FROM SUB WITH CHAR IN A 937 X IS PRESERVED AND Y RETURNED = FF 938 939 GETCH STX TMPX SAVE X REG 940 1E5A 86 FD #$08 SET UP 8 BIT CHT 941 1E50 80 SA LDX LDA #301 1E5E 89 01 942 ``` ``` CARD # LOC CODE CARD 943 1E60 2C 40 17 5ET1 BIT SAD 944 1E63 DO 22 BHE GET6 945 1E65 30 F9 BMI GET1 WAIT FOR START BIT 946 1E67 DELAY 20 D4 1E JSR DELAY 1 BIT 947 1E6A 20 EB 1E JSR GET5 DEHALF DELAY 1/2 BIT TIME 948 1E6D AD 40 17 SETS LDA SAD GET 8 BITS 949 1870 29 80 HMD #$80 MASK OFF LOW ORDER BITS 950 1E72 46 FE LSR CHAR SHIFT RIGHT CHARACTER 951 1E74 05 FE ORA CHAR 958 1E76 85 FE CHAR STA 953 1E78 20 D4 1E JSR. DELAY DELAY 1 BIT TIME 954 1E7B CA DEX 955 1E70 DO EF GET2 BNE GET NEXT CHAR 956 1E7E 20 EB 1E JSR DEHALF EXIT THIS RIN 957 958 1E81 96 FD LDX TMPX 959 1E83 A5 FE LDA CHAR 960 1E85 28 ROL Ĥ SHIFT OFF PARITY 961 1E86 48 LSR A 962 1E87 60 GET6 RTS 963 964 INITIALIZATION FOR SIGMA 965 966 1E88 AS 01 INITS LDX ##801 SET KB MODE TO ADDR 967 1E8A 86 FF STX MODE 968 969 1E8C 00 SA INIT1 LDX #$00 970 8E 41 17 1E8E STX PADD FOR SIGMA USE SADD 971 1E91 92 3F LDX ##3F 972 1E93 8E 43 17 STX PBDD FOR SIGMA USE SBDD 973 1E96 A2 07 LDX #$07 ENABLE DATA IN 974 1E98 8E 42 17 STX SBD DUTPUT 975 1E9B D8 CLD 976 1890 78 SEI 977 1E9D 60 RTS 978 979 PRINT 1 CHAR CHAR=A 980 ş X IS PRESERVED Y RETURNED = FF 981 OUTSP PRINTS 1 SPACE 982 983 1E9E A9 20 OUTSP LDA #$20 984 1EA0 85 FE OUTCH STA CHAR 985 1EA2 86 FD STX TMPX 986 1EA4 20 D4 1E JSR DELAY 10/11 BIT CODE SYNC 987 1EA7 AD 42 17 LDA SBD START BIT 988 1EAA 29 FE AND ##FE 989 1EAC 3D 42 17 STA SBD 990 1EAF 20 D4 1E DELAY JSR 991 1EB2 AS 08 LDX *$08 998 1EB4 AD 42 17 DUT1 LDA SBD DATA BIT 993 1EB7 29 FE AND ##FE 994 1EB9 46 FE LSR CHAR ``` ``` CODE CARD CARD # LOC 900 ##00 995 1EBB 69 00 STA SBU 1EBD 8D 48 17 996 JSR DELAY 997 1EC0 20 D4 1E DEX 998 1E03 CA BME OUT1 999 DO EE 1E04 STOP BIT 1000 AD 48 17 LDA SBD 1E06 日常日 ##01 09 01 1001 1E09 8D 42 17 STA SBD 1002 1ECB 20 D4 1E JSR DELAY STOP BIT 1003 1ECE A6 FD RESTURE INDEX LDX TMPX 1004 1ED1 RITS 1005 1ED3 6.0 1006 DELAY 1 BIT TIME 1007 AS DETERMEND BY DETCPS ÷ 1008 1009 THIS LOOP SIMULATES THE DELAY LDA CNTH30 1010 1ED4 AD F3 17 DETCRS SECTION AND WILL DELAY 8D F4 17 STA TIMH 1ED7 1011 AD F2 17 1 BIT TIME CNTL30 LDA 1012 1EDA DE2 SEC 1EDD 38 1013 1014 1EDE E9 01 DE4 SBC ##01 BCS DES 15E 0 BO 03 1015 1016 1EE2 CE F4 17 DEC TIMH AC F4 17 DEB LDY TIMH 1EE5 1017 1018 1EE8 10 F3 BPL DES RTS 1019 1EEA 60 1020 DELAY HALF BIT TIME 1021 DOUBLE RIGHT SHIFT OF DELAY DEHALF LDA CNTH30 1022 1EEB AD F3 17 CONSTANT FOR A DIV BY 8 1EEE 8D F4 17 STA TIMH 1023 AD F2 17 LDA CNTL30 1024 1EF1 LSR 1025 1EF4 48 1EF5 4E F4 17 LSR TIMH 1026 90 E3 BCC DES 1EF8 1027 1EFA 09 80 DRA #$80 1028 BCS DE4 1029 1EFC B0 E0 1030 SUB TO DETERMINE IF KEY IS 1031 DEPRESSED OR COMDITION OF SSW 1032 KEY NOT DEP OR TTY MODE \Theta = 0 1033 5 KEY DEP OR KB MODE A NOT ZERO 1034 1035 1036 3 ROWS LDY #$03 1EFE A0 03 AK 1037 DIGIT 0 1038 1F00 A2 01 \sqcup D \times #$01 1039 1F02 A9 FF DNEKEY LDA ##FF 1040 DUTPUT DIGIT 1F 04 8E 42 17 AK1 STX SBD 1041 INX GET NYT DIGIT 1F 07 1042 FS. 1043 1F08 E8 INX 1F09 INPUT SEGMENTS AND SAD 2D 40 17 1044 1045 1F00 DEY 88 D0 F5 AK1 1F0D BNE 1046 ``` ``` CARD # LDC CODE CARD 1047 1048 1F0F A0 07 LDY ##07 1049 1F11 80 42 17 STY SED 1050 1051 09 80 1F14 DRA #$80 1052 1F16 49 FF EDR ##FF 1053 1F18 60 RTS 1054 1055 SUB GUTPUT TO 7 SEGMENT DISPLAY ş 1056 1F19 1057 80.00 SCAND LDY ##00 GET DATA SPECIFIED 1058 1F1B B1 FA (POINTL),Y BY POINT ! DA 1059 1F1D 85 F9 STA HHI SET UP DISPLAY BUFFER 1060 1F1F A9 7F SCANDS LDA ##7F CHANGE SEG 1061 1F21 8D 41 17 STA PADD TO OUTPUT 1062 1063 1F24 90 SR LDX #$09 INIT DIGIT NUMBER 1064 1F26 A0 03 LDY #$03 DUTPUT 3 BYTES 1065 1F28 1066 B9 F8 00 SCAND1 LDA INL,Y GET BYTE 1067 1F2B 4A LSR Ĥ GET MSD 1068 1F20 4Ĥ LSR Ή 1069 1F2D 4Ĥ LSR Ĥ 1070 1F2E 4Ĥ LSR Ĥ 1071 1F2F 20 48 1F JSR CONVD OUTPUT CHAR 1072 1F38 B9 F8 00 INL,Y LDA GET BYTE AGAIN 1073 1F35 29 OF AND ##OF GET LSD 1074 1F37 20 48 1F JSR CONVID OUTPUT. CHAR 1075 1F3A 88 DEY SET UP FOR NXT BYTE 1076 1F3B DO EB BHE SCAND1 1077 1F3D 8E 42 17 STX \mathbb{S}\mathbf{B}\mathbf{D} ALL DIGITS OFF 1078 1F40 A9 00 LDA #$00 CHANGE SEG 1079 1F42 8D 41 17 STA PADD TO IMPUTS 1080 1F45 40 FE 1E JMP AK GET ANY KEY 1081 1082 CONVERT AND DISPLAY HEX 1083 ÷ USED BY SCAMD ONLY 1084 1F48 1085 84 FC CONVD STY TEMP SAVE Y 1086 1F4A 88 TAY USE CHAR AS INDEX 1087 1F4B B9 E7 1F TABLE, Y LOOK UP CONVERSION LDA 1088 1F4E A0 00 LDY #$00 TURN OFF SEGMENTS 1089 1F50 30 40 17 STY SAD 1F53 1090 8E 42 17 STX SBD QUIPUT DIGIT ENABLE 1091 1F56 8D 40 17 STA SAD DUT PUT SEGMENTS 1092 1093 1F59 A0 7F LDY #$7F DELAY 500 CYCLES APPROX. 1094 1F5B 88 CONVD1 DEY 1095 1F50 DO FD BME CONVD1 1096 1097 1F5E €8 INX GET NEXT DIGIT NUM 1098 1F5F E8 INX ADD 3 ``` ``` CARD # LOC CODE CARD 1099 1F60 A4 FC LDY TEMP RESTORE Y 1100 1F62 60 RIS 1101 SUB TO INCREMENT POINT 1102 1103 1104 1F63 E6 FA INCPT INC POINTL 1105 1F65 D0 02 BME INCPT2 1106 1F67 E6 FB INC POINTH 1107 1F69 60 INCPTS RTS 1108 GET KEY FROM KEY BOARD 1109 RETURN WITH A=KEY VALUE 1110 ÷ A GT. 15 THEN ILLEGAL OR NO KEY 1111 1112 1113 START AT DIGIT 0 1114 1F6A A2 21 GETKEY LDX ##21 ## 01 GET 1 ROW 1115 1F6C A0 01 GETKES LDY 1116 1F6E 20 02 1F JSR ONEKEY KEYIN A=0 NO KEY 1117 1F71 DO 07 BNE 1118 1F73 E0 27 CPX $27 TEST FOR DIGT 2 1119 1F75 D0 F5 BNE GETKE5 1120 1F77 A9 15 LDA #$15 15=M0 KEY 1F79 60 RIS 1121 1F7A A0 FF KEYIN LDY ##FF 1122 1123 1F7C 0A SHIFT LEFT KEYIN1 ASL UNTIL Y=KEY NUM KEYIN2 1124 1F7D B0 03 BCS 1125 1F7F C8 INY 1126 1F80 10 FA BPL KEYIN1 1F82 8A KEYIN2 TXA 1127 1128 1F83 29 0F MMD ##0F MASK MSD DIA BA S 1129 1F85 4A LSR Ĥ 1130 1F86 TAX AA 1131 1F87 98 TYA 1132 1F88 10 03 KEYIN4 BPL 1133 1F8A 18 KEYIN3 CLC MULT (X-1) TIMES A 1134 1F8B 69 07 #$07 ATIC: 1F8D CA KEYIN4 DEX 1135 1136 1F8E D0 FA BNE KEAIN3 1137 1F90 60 RIS 1138 SUB TO COMPUTE CHECK SUM ÷ 1139 1140 CHK CLC 1141 1F91 18 1142 1F92 65 F7 ADC CHKSUM 1143 1F94 85 F7 STA CHKSUM CHKHI 1144 1F96 A5 F6 LDA #$00 1145 1F98 69 00 ADC 1146 1F9A 85 F6 STA CHKHI 1F9C 60 RTS 1147 1148 GET 2 HEX CHAR'S AND PACK 1149 INTO INL AND INH 1150 ``` ``` CARD # LOC CODE CARD X PRESERVED Y RETURNED = 0 1151 1158 NON HEX CHAR WILL BE LOADED AS NEAREST, HEX EQU 1153 1154 1F9D 20 5A 1E GETBYT USR GETCH 1155 1FA0 20 AC 1F JSR PACK 1156 1FA3 20 5A 1E JSR GETCH 1FA6 1157 20 AC 1F JSR PACK 1158 1FA9 A5 F8 LDA INL 1159 1FAB 60 RIS 1160 1161 SHIFT CHAR IN A INTO 1162 INL AND INH 1163 1164 1FAC C9 30 PACK OMP #$30 CHECK FOR HEX 1FAE 30 1B 1FB0 C9 47 1165 BMI UPDATE 1166 OMP #$47 NOT HEX EXIT 1167 1FB2 10 17 BPL UPDATE 1168 1FB4 09 40 HEXNUM CMP #$40 CONVERT TO HEX 1FB6 1169 30 03 UPDATE BMI 1170 1FB8 18 HEXALP CLC 1FB9 1171 69 09 ADC #$09 UPDATE ROL 1172 1FBB 28 A 1173 1FBC 28 ROL Ĥ 1174 1FBD 28 ROL Ĥ. 1175 1FBE 28 ROL H 1FBF 1176 A0 04 SHIFT INTO I/O BUFFER LDY #$04 1177 1FC1 UPDAT1 ROL 28 A 1178 1FC2 26 F8 ROL IML 1179 1FC4 26 F9 ROL INH 1180 1F06 88 DEY D0 F8 1181 1F07 UPDAT1 BNE 1182 1FC9 A9 00 A=0 IF HEX NUM LDA $$00 iFCB 60 1183 UPDATE RTS 1184 1185 1F00 A5 F8 OPEN LDA INL MOVE I/O BUFFER TO POINT 1186 1FCE 85 FA STA POINTL 1FD0 A5 F9 1187 LDA INH TRANSFER INH- POINTH 1FD2 85 FB 1188 STA POINTH 1189 1FD4 60 RTS ţ 1190 1191 1192 END OF SUBROUTINES ``` ``` CARD # LOC CODE CARD 1194 1195 TABLES 1196 .BYTE $00,$00,$00,$00,$00,$00,$0A,$0B,'MIK' 1197 1F D5 TOP 1197 1FD6 0.0 1FD7 0.0 1197 1197 1FD8 0.0 1197 1FD9 0.0 1197 1FDA 1197 1FDB 08 1197 1FDC 0D 1197 1FDD 4D 49 4B .BYTE / /,$13,/RRE/,/ /,$13 1FE0 1198 20 1198 1FE1 13 52 52 45 1FE2 1198 1198 1FE5 20 1198 1FE6 13 1199 TABLE HEX TO 7 SEGMENT ; 1200 0 1 2 3 4 5 6 7 1201 TABLE .BYTE %BF,%86,%DB,%CF,%E6,%ED,%FD,%87 1202 1FE7 BF 1FE8 86 1202 1202 1FE9 1FEA CF 1202 1202 1FEB E6 1202 1FEC ED 1202 1FED FD 1202 1FEE 87 9 A B C D E F 8 1203 .BYTE %FF,%EF,%F7,%FC,%B9,%DE,%F9,%F1 1FEF 1204 1204 1FF0 EF 1FF1 F7 1204 1204 1FF2 FC 1FF3 1204 B9 1204 1FF4 DE 1FF5 F9 1204 1204 1FF6 F1 PAGE 29 CARD # LDC CARD CODE 1206 1207 1208 1209 INTERRUPT VECTORS 1210 1211 1FF7 +=11FFA 1212 NMIENT . WORD NMIT RSTENT . WORD RST 1213 1FFA 10 10 1214 1FFC 22 10 1FFE 1F 1C IROENT . WORD IROT 1215 1216 .END END OF MOS/TECHNOLOGY 650X ASSEMBLY VERSION 4 NUMBER OF ERRORS = 0, NUMBER OF WARNINGS = 0 ``` SYMBOL TABLE | SYMBOL | VALUE | LINE DEFI | ΥED | | CROSS-REFERENCES | | | | | | | |-----------------------------------|------------------------------|--------------------------|---------------------------|------------|------------------|------------|-----|------|------|-----|--| | ACC<br>ADDR<br>ADDRM<br>AK<br>AK1 | 00F3<br>10BE<br>10C8<br>1EFE | 76<br>694<br>701<br>1037 | 587<br>687<br>673<br>1080 | 851 | | | | | | | | | CHAR | 1F04<br>00FE | 1041 | 1046 | 054 | oro | 050 | 004 | | | | | | CHK | 1F91 | 90<br>1141 | 950<br>734 | 951<br>700 | 958 | 959 | 984 | 994 | | | | | CHKH | 17E8 | 97 | 158 | 738<br>265 | 741<br>289 | 748 | 808 | 814 | 899 | 902 | | | CHKHI | 00F6 | 82 | 730 | 755 | 782 | 299<br>799 | 301 | 1144 | 1112 | | | | CHKL | 17E7 | 96 | 156 | 262 | 288 | 297 | 598 | 1144 | 1146 | | | | CHKSUM | 00F7 | 83 | 729 | 758 | 783 | 801 | | 1142 | 1143 | | | | CHKT | 1940 | 295 | 234 | 237 | 242 | 244 | 256 | 308 | 1170 | | | | CHT1 | 1982 | 336 | 344 | | | | | | | | | | CHT2 | 198E | 341 | 338 | | | | | | | | | | CHT3 | 1991 | 342 | 340 | | | | | | | | | | CLEAR | 1064 | 645 | 803 | 836 | | | | | | | | | CLKKT | 1747 | 65 | ++++ | 923 25 65 | | | | | | | | | CLKRDI | 1747 | 66 | 355 | 361 | 378 | 384 | 498 | 5.05 | | | | | CLKRDT<br>CLK1T | 1746<br>1744 | 67<br>40 | 459 | 471 | 004 | | | | | | | | CLK64T | 1746 | 62<br>64 | 358<br>461 | 364<br>473 | 381 | 387 | 501 | 508 | | | | | CLKST | 1745 | 63 | ++++ | 410 | | | | | | | | | CMTHSO | 17F3 | 101 | 613 | 622 | 1010 | 1000 | | | | | | | CNTL30 | 17F2 | 100 | | 1012 | | 1022 | | | | | | | CONVD | 1F48 | 1085 | 1071 | 1074 | IULT | | | | | | | | CONVD1 | 1F5B | 1094 | 1095 | | | | | | | | | | CRLF | 1E2F | 908 | 640 | 785 | 829 | | | | | | | | DATA | 1CA8 | 680 | ++++ | | | | | | | | | | DATAM | 1000 | 704. | 675 | | | | | | | | | | DATAM1 | 1 CCE | 705 | 702 | | | | | | | | | | DATAMS | 10D0 | 706 | 699 | | | | | | | | | | DATA1<br>DATA2 | 1 CB 0 | 686 | 698 | | | | | | | | | | DEHALF | 1003<br>1888 | 697 | 692 | | | | | | | | | | DELAY | 1ED4 | 1022<br>1010 | 947<br>946 | 956<br>050 | 000 | 000 | 007 | | | | | | DETOPS | 102A | | 740<br>**** | 953 | 986 | 990 | AAL | 1003 | | | | | DET1 | 1031 | 615 | 617 | | | | | | | | | | DETS | 1042 | 623 | 621 | | | | | | | | | | DET3 | 103A | 619 | 624 | | | | | | | | | | DES | 1EDD | | 1018 | 1027 | | | | | | | | | DES | 1EE5 | 1017 | 1015 | | | | | | | | | | DE4 | 1EDE | 1014 | 1029 | | | | | | | | | | DUMP | 1042 | 778 | 873 | | | | | | | | | | DUMPT | 1800 | | +++ | | | | | | | | | | DUMPT1 | 1814 | 131 | 134 | | | | | | | | | | DUMPT2<br>DUMPT3 | 1833 | 148 | 177 | | | | | | | | | | DUMPT3 | 1854<br>1865 | 163 | 166 | | | | | | | | | | DUMPV | 1665<br>1E01 | 173<br>873 | 152 | | | | | | | | | | DUMPO | 1001<br>1D48 | 973<br>781 | 867<br>826 | | | | | | | | | | DUMP1 | 1D4E | | 0a0<br>+++ | | | | | | | | | | _ | | 1 2 2 | | | | | | | | | | | SYMBOL | VALUE | LINE DEFIN | ED | C | ROSS- | REFER | ENCES | | | | | | |-------------------------|----------------------|----------------------|-------------------|------------|-------|-------|-------|------|------|------|------|---| | DUMP2<br>DUMP3<br>DUMP4 | 1D86<br>1D96<br>1D78 | 811<br>826<br>805 | 817<br>824<br>798 | | | | | | | | | | | EAH<br>EAL<br>FEED | 17F8<br>17F7<br>1E07 | 106<br>105<br>876 | 151<br>149<br>861 | 791<br>789 | | | | | | | | | | FEED1<br>GETBYT | 1612<br>169D | 982<br>11 <b>5</b> 4 | 880<br>732 | 736 | 739 | 746 | 754 | 757 | 770 | | | | | GETCH | 1E5A | 940 | 648 | 725 | 1154 | 1156 | | | | | | | | SETK | 108D<br>1F6A | 667<br>1114 | ****<br>667 | | | | | | | | | | | GETKEY<br>GETKES | 1F6C | 1115 | 1119 | | | | | | | | | | | GET1 | 1E60 | 943 | 945 | | | | | | | | | | | GET2 | 1E6D | 948 | 955 | | | | | | | | | | | GET5 | 1E6A | 947 | 627<br>044 | | | | | | | | | | | GET6<br>GOEXEC | 1887<br>1DC8 | 962<br>841 | 944<br>711 | 865 | | | | | | | | | | GOV | 1009 | 711 | 679 | 12112121 | | | | | | | | | | HEXALP | 1FB8 | 1170 | *** | | | | | | | | | | | HEXNUM | 1FB4 | 1168 | **** | | | | | | | | | | | HEXOUT | 196F | 323 | 314 | 316 | | | | | | | | | | HEXTA | 1E40 | 928<br>933 | 922<br>931 | 924 | | | | | | | | | | HEXTA1<br>HEX1 | 1E55<br>1978 | 328 | 326 | | | | | | | | | | | ID | 17F9 | 107 | 140 | 224 | 226 | | | | | | | | | INCPT | 1F63 | 1104 | 708 | 749 | 815 | 938 | | | | | | | | INCPT2 | 1F69 | 1107 | 1105 | | | | | | | | | | | INCVEB | 19EA | 397 | 176 | 258 | | | | | | | | | | INCVE1<br>INH | 19F2<br>00F9 | 400<br>85 | 398<br>647 | 780 | 825 | 1059 | 1179 | 1187 | | | | | | INITS | 1E88 | 966 | 600 | 609 | 0.00 | 1000 | 1112 | | | | | | | INIT1 | 1E80 | 969 | 636 | | | | | | | | | | | INL | 00F8 | 84 | 646 | 779 | 853 | 885 | 1066 | 1072 | 1158 | 1178 | 1185 | i | | INTVEB | 1932 | 281 | 123 | 185 | | | | | | | | | | IRQENT | 1FFE | 1215<br>519 | **** | | | | | | | | | | | IRQP27<br>IRQT | 1BFE<br>101F | 517<br>604 | 1215 | | | | | | | | | | | IRQV | 17FE | 113 | 604 | | | | | | | | | | | KEYIN | 1F7A | 1122 | 1117 | | | | | | | | | | | KEYINI | 1F70 | 1123 | 1126 | | | | | | | | | | | KEAINS | 1F82 | 1127 | 1124 | | | | | | | | | | | KEYIN3<br>KEYIN4 | 1F8A<br>1F8D | 1133<br>1135 | 1136<br>1132 | | | | | | | | | | | LOAD | 1067 | 725 | 727 | 762 | 874 | | | | | | | | | LOADER | 1D3E | 771 | | | | | | | | | | | | LOADE1 | 1D3B | 770 | 756 | | | | | | | | | | | LOADS | 1CEE | 728 | **** | | | | | | | | | | | LOADT | 1873 | 183<br>216 | 231<br>221 | | | | | | | | | | | LOADT4<br>LOADT5 | 18B5<br>18D7 | 533 | 225 | 228 | | | | | | | | | | LOADT6 | 18EC | 241 | 230 | | | • | | | | | | | | LOADT7 | 18F8 | 247 | 239 | 259 | | | | | | | | | | LOADT8 | 1915 | 261 | 250 | -, | 927 | | | | | | | | | LOADT9 | 1929 | 270 | 252 | 263 | 266 | | | | | | | | | SYt | MBOL | VALUE | LIME DEFINED | | ļ | CROSS-REFERENCES | | | | | | | | | |------------|-----------------------------|------------------------------|--------------|--------------------------|--------------------------|------------------|------------|------------|------------|--------------------|-----------------|--------|-------------|------| | LD# | 9DV<br>9D10<br>9D11<br>9D12 | 1E04<br>192B<br>1802<br>190F | | 874<br>271<br>223<br>258 | 869<br>268<br>218<br>182 | | | | | | | | : | | | LOF | 9D13 | 18FA | | 248 | 254 | | | | | | | | | | | | SOF | 1 D0E | | 746 | 751 | | | | | | | | | | | | 9D3 | 1 D 1 D | | 754 | 744 | | | | | | | | | | | LOA | | 1 D2E | | 764 | *** | | | | | | | | | | | MOI | 9D8 | 1D30<br>00FF | | 765 | 772 | 705 | 047 | | | | | | | | | | DIFY | 1E15 | | 91<br>884 | 686<br>863 | 705 | 967 | | | | | | | | | | IENT | 1FFA | | 1213 | **** | | | | | | | | | 1 | | | IP27 | 1BFA | | 517 | **** | | | | | | | | | | | NM1 | ΙT | 1010 | | 603 | 1213 | | | | | | | | | | | NM] | | 17FA | | 111 | 603 | | | | | | | | | | | OME | | 199E | | 353 | 336 | 339 | | | | | | | | | | | EKEY | 1F02 | | 1040 | 1116 | | | | | | | | | | | ONE | | 19A1 | | 355 | 356 | 368 | | | | | | | | | | 0N8<br>0P8 | | 19B0 | | 361 | 362 | 000 | | | | | | | | | | 001 | | 1FCC<br>1961 | | 1185<br>309 | 796<br>141 | 828<br>15.7 | 159 | | | | | | | | | | TBTC | 195E | | 308 | 144 | 146 | 174 | | | | | | | | | דטם | | 1EA0 | | 984 | 787 | 910 | 934 | | | | | | | | | | CHT | 1978 | | 333 | 132 | 138 | 155 | 164 | | | | | | | | | SP | 1E9E | | 983 | 831 | 835 | | | | | | | | | | TUD | | 1EB4 | | 992 | 999 | | | | | | | | | | | PAC | | 1FAC | | 1164 | | 1155 | | | | | | | | | | PAC | | 1800 | | 413 | 251 | 405 | 407 | | | | | | | | | | KT1 | 180F | | 421 | 418 | | | | | | | | | | | | KT3<br>KT3 | 1815<br>1822 | | 426<br>433 | 429 | 44.0 | | | | | | | | | | PAI | | 1741 | | 433<br>59 | 414 | 416<br>1061 | 1.070 | | | | | | | | | PBI | | 1743 | | 61 | 128 | 496 | 972 | | | | | | | | | PCC | | icoc | | 717 | 671 | 1 | a* 1 La | | | | | | | | | PCH | | 00F0 | | 73 | 594 | 719 | | | | | | | | | | POL | - | 00EF | | 72 | 591 | 717 | | | | | | | | | | | CAL | 186B | | 493 | 517 | 518 | 519 | | | | | | | | | PLL | | 1875 | | 498 | 499 | 511 | | | | | | | | | | PLL | | 1884 | | 505 | 506 | | | | | 40 FM (A 400 M 10- | 520000 20000000 | | | | | LO1 | HTM | 00FB | | 87 | 170 | 272 | 595 | 696 | 720 | 737 | 790 | 843 | 881 | 897 | | ent | NTL | 00FA | | 86 | 1106<br>169 | 271 | 592 | 200 | 201 | 20E | 710 | 72.4.0 | 747 | 700 | | , 11 | 1111 | 0.01-11 | | 00 | 812 | 833 | 976<br>845 | 688<br>877 | 691<br>879 | 695<br>886 | 718 | 740 | 747<br>1104 | 788 | | PRE | G . | 00F1 | | 74 | 589 | 847 | W 40 | w, , | 0, 2 | 000 | 200 | 1000 | 1104 | 1100 | | PRT | BYT | 1E3B | | 917 | 795 | 800 | 802 | 807 | 813 | 820 | 882 | 834 | 898 | 901 | | PRT | PMT | 1E1E | | 897 | 797 | 809 | 830 | | | | | | | | | PRT | | 1E31 | | 909 | 642 | 767 | 912 | | | | | | | | | PRT | | 1E3A | | 913 | **** | | | | | | | | | | | RDB | _ | 1841 | | 457 | 200 | 441 | 458 | | | | | | | | | | IT2 | 1A53 | | 467 | 468 | | | | | | | | | | | | IT3<br>IT4 | 1850<br>1863 | | 464<br>474 | 465<br>422 | | | | | | | | | | | RDB | | 1953<br>1953 | | 476<br>404 | 477<br>223 | 233 | 236 | 241 | 243 | 061 | OC 4 | | | | | | YT2 | 19F9 | | 406 | 4+++ | L33 | <b>EOD</b> | ⊂ → 1 | 640 | 261 | 264 | | | | | RDC | | 1824 | | 439 | 209 | 216 | 248 | 404 | 406 | | | | | | | RDC | | 1829 | | 441 | 446 | | | | | | | | | | | | | | | | | | | | | | | | | | | SYMBOL | VALUE | LINE DEFIN | 4E DEFINED | | | CROSS-REFERENCES | | | | | | | |----------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------|--------------------------|--------------------|------------------|------------|------------|------------|-------------|-------------|-------------| | READ<br>RST<br>RSTENT<br>RSTP27<br>RSTV<br>RTRN<br>SAD<br>SAH<br>SAL | 106A<br>1022<br>1FF0<br>1BF0<br>17F0<br>1B02<br>1740<br>17F6<br>17F5 | 648<br>606<br>1214<br>518<br>112<br>838<br>58<br>104 | 870<br>1214<br>****<br>****<br>859<br>615<br>145 | 283 | 638 | 660 | 943 | 948 | 1044 | 1089 | 1091 | | | SAVE<br>SAVE1<br>SAVE2 | 1000<br>1005<br>100F | 587<br>590<br>596 | **** | | | | | | | | , | | | SAVX | 17E9 | 98 | 198<br>430 | 439 | 202<br>442 | 203<br>443 | 204<br>444 | 333<br>448 | 334<br>451 | 345 | 346 | 427 | | SBD | 1742 | 60 | 126<br>510<br>1049 | 195<br>766<br>1077 | 360<br>974<br>1090 | 366<br>987 | 383<br>989 | 389<br>992 | 457<br>996 | 467<br>1000 | 494<br>1002 | 503<br>1041 | | SCAN<br>SCAND<br>SCANDS | 1DDB<br>1F19<br>1F1F | 854<br>1057<br>1060 | 652<br>657<br>**** | 662 | 664 | | | | | | | | | SCAMD1<br>SHOW<br>SHOW1<br>SPACE | 1F28<br>1DAC<br>1DAF<br>1DA9 | 1066<br>829<br>830<br>828 | 1076<br>839<br>643<br>855 | 882 | | | | | | | | | | SPUSER<br>START | 00F2<br>104F | 75<br>636 | 599<br>171<br>768 | 608<br>273<br>872 | 841<br>601 | 616 | 658 | 661 | 669 | 706 | 709 | 721 | | STEP<br>STV<br>SYMC<br>SYMC1 | 1CD3<br>1DFE<br>1891<br>1896 | 708<br>872<br>197<br>200 | 677<br>857<br>211<br>206 | 220 | | | | | | | | | | SYNC2<br>TAB<br>TABLE | 18AB<br>1871<br>1FE7 | 209<br>182<br>1202 | 213<br>189<br>1087 | 191 | | | | | | | | | | TEMP<br>TIMH<br>TMPX<br>TOP | 00FC<br>17F4<br>00FD<br>1FD5 | 88<br>102<br>89<br>1197 | 684<br>1011<br>940<br>909 | 689<br>1016<br>958 | | | | 1085 | 1099 | | | | | TTYKB<br>TTYKB1<br>UPDATE<br>UPDAT1 | 1077<br>1070<br>1FBB<br>1F01 | 657<br>659<br>1172<br>1177 | 639<br>663<br>1169<br>1181 | 650<br>665 | | | | | | | | | | UPDAT2<br>VEB | 1FCB<br>17EC | 1183<br>99 | | 1167<br>148<br>282 | 150<br>284 | 173<br>286 | 184<br>397 | 188<br>399 | 190 | 192 | 235 | 238 | | XREG<br>YREG<br>ZRO<br>ZRO1<br>ZRO2 | 00F4<br>00F5<br>19C4<br>19C7<br>19D6 | 77<br>78<br>376<br>378<br>384 | 597<br>596<br>341<br>379<br>385 | 849<br>850<br>342<br>391 | | | | | | | | | ``` INSTRUCTION COUNT ADC 13 9 7 AND ASL BCC 4 BCS 5 BE0 26 BIT 12 BMI 9 BNE 44 BPL 15 BRK 0 BVC \mathsf{BVS} 0 CLC 8 CLD 1 CLI 0 CLV 0 OMP 38 CPX 1 CPY 0 DEC 2 DEX 14 DEY 8 EUR 2 INC 7 INX 5 INY 2 JMP 31 JSR 115 LDA 108 LDX 29 LDY 25 LSR 22 HOP 0 ORA 6 PHA PHP Ð PLA 5 0 PLP ROL 18 RTI 1 RTS 28 SBC 5 SEC 3 SED 0 SEI STA 81 STX 14 STY 7 TAX 3 TAY 3 TSX 1 TXA 3 TXS 2 TYA ``` ``` # SYMBOLS = 204 (LIMIT = 400) # BYTES = 1690 (LIMIT = 4096) # LINES = 1242 (LIMIT = 1500) # XREFS = 646 (LIMIT = 900) ``` VALLEY FORGE CORPORATE CENTER 950 RITTENHOUSE ROAD, NORRISTOWN, PA TEL: (215) 666-7950 TWX:510/ NORRISTOWN, PA. 19401 TWX:510/660/4033